Kconfig 15.1 KB
Newer Older
1
config ARCH_LS1012A
2
	bool
3
	select ARMV8_SET_SMPEN
4
	select ARM_ERRATA_855873 if !TFABOOT
5
	select FSL_LAYERSCAPE
6
	select FSL_LSCH2
7
8
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
9
	select SYS_FSL_DDR_BE
10
	select SYS_FSL_MMDC
11
	select SYS_FSL_ERRATUM_A010315
12
13
14
15
	select SYS_FSL_ERRATUM_A009798
	select SYS_FSL_ERRATUM_A008997
	select SYS_FSL_ERRATUM_A009007
	select SYS_FSL_ERRATUM_A009008
16
	select ARCH_EARLY_INIT_R
17
	select BOARD_EARLY_INIT_F
18
19
20
	select SYS_I2C_MXC
	select SYS_I2C_MXC_I2C1
	select SYS_I2C_MXC_I2C2
21
	imply PANIC_HANG
22

23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
config ARCH_LS1028A
	bool
	select ARMV8_SET_SMPEN
	select FSL_LSCH3
	select NXP_LSCH3_2
	select SYS_FSL_HAS_CCI400
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
	select SYS_FSL_DDR
	select SYS_FSL_DDR_LE
	select SYS_FSL_DDR_VER_50
	select SYS_FSL_HAS_DDR3
	select SYS_FSL_HAS_DDR4
	select SYS_FSL_HAS_SEC
	select SYS_FSL_SEC_COMPAT_5
	select SYS_FSL_SEC_LE
	select FSL_TZASC_1
	select ARCH_EARLY_INIT_R
	select BOARD_EARLY_INIT_F
	select SYS_I2C_MXC
43
	select SYS_FSL_ERRATUM_A008997
44
45
46
47
	select SYS_FSL_ERRATUM_A009007
	select SYS_FSL_ERRATUM_A008514 if !TFABOOT
	select SYS_FSL_ERRATUM_A009663 if !TFABOOT
	select SYS_FSL_ERRATUM_A009942 if !TFABOOT
48
	select SYS_FSL_ERRATUM_A050382
49
50
	imply PANIC_HANG

51
config ARCH_LS1043A
52
	bool
53
	select ARMV8_SET_SMPEN
54
	select ARM_ERRATA_855873 if !TFABOOT
55
	select FSL_LAYERSCAPE
56
	select FSL_LSCH2
57
58
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
59
	select SYS_FSL_DDR
60
61
	select SYS_FSL_DDR_BE
	select SYS_FSL_DDR_VER_50
62
	select SYS_FSL_ERRATUM_A008850 if !TFABOOT
63
	select SYS_FSL_ERRATUM_A008997
64
	select SYS_FSL_ERRATUM_A009007
65
	select SYS_FSL_ERRATUM_A009008
66
67
	select SYS_FSL_ERRATUM_A009660 if !TFABOOT
	select SYS_FSL_ERRATUM_A009663 if !TFABOOT
68
	select SYS_FSL_ERRATUM_A009798
69
	select SYS_FSL_ERRATUM_A009929
70
	select SYS_FSL_ERRATUM_A009942 if !TFABOOT
71
	select SYS_FSL_ERRATUM_A010315
72
	select SYS_FSL_ERRATUM_A010539
73
74
	select SYS_FSL_HAS_DDR3
	select SYS_FSL_HAS_DDR4
75
	select ARCH_EARLY_INIT_R
76
	select BOARD_EARLY_INIT_F
77
78
79
80
81
	select SYS_I2C_MXC
	select SYS_I2C_MXC_I2C1
	select SYS_I2C_MXC_I2C2
	select SYS_I2C_MXC_I2C3
	select SYS_I2C_MXC_I2C4
82
	imply CMD_PCI
83

84
config ARCH_LS1046A
85
	bool
86
	select ARMV8_SET_SMPEN
87
	select FSL_LAYERSCAPE
88
	select FSL_LSCH2
89
90
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
91
	select SYS_FSL_DDR
92
93
	select SYS_FSL_DDR_BE
	select SYS_FSL_DDR_VER_50
94
95
96
	select SYS_FSL_ERRATUM_A008336 if !TFABOOT
	select SYS_FSL_ERRATUM_A008511 if !TFABOOT
	select SYS_FSL_ERRATUM_A008850 if !TFABOOT
97
	select SYS_FSL_ERRATUM_A008997
98
	select SYS_FSL_ERRATUM_A009007
99
	select SYS_FSL_ERRATUM_A009008
100
	select SYS_FSL_ERRATUM_A009798
101
	select SYS_FSL_ERRATUM_A009801
102
103
104
	select SYS_FSL_ERRATUM_A009803 if !TFABOOT
	select SYS_FSL_ERRATUM_A009942 if !TFABOOT
	select SYS_FSL_ERRATUM_A010165 if !TFABOOT
105
	select SYS_FSL_ERRATUM_A010539
106
	select SYS_FSL_HAS_DDR4
107
	select SYS_FSL_SRDS_2
108
	select ARCH_EARLY_INIT_R
109
	select BOARD_EARLY_INIT_F
110
111
112
113
114
	select SYS_I2C_MXC
	select SYS_I2C_MXC_I2C1
	select SYS_I2C_MXC_I2C2
	select SYS_I2C_MXC_I2C3
	select SYS_I2C_MXC_I2C4
Simon Glass's avatar
Simon Glass committed
115
	imply SCSI
116
	imply SCSI_AHCI
117

118
119
120
config ARCH_LS1088A
	bool
	select ARMV8_SET_SMPEN
121
	select ARM_ERRATA_855873 if !TFABOOT
122
	select FSL_LAYERSCAPE
123
	select FSL_LSCH3
124
125
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
126
127
128
	select SYS_FSL_DDR
	select SYS_FSL_DDR_LE
	select SYS_FSL_DDR_VER_50
129
130
	select SYS_FSL_EC1
	select SYS_FSL_EC2
131
132
133
134
135
	select SYS_FSL_ERRATUM_A009803 if !TFABOOT
	select SYS_FSL_ERRATUM_A009942 if !TFABOOT
	select SYS_FSL_ERRATUM_A010165 if !TFABOOT
	select SYS_FSL_ERRATUM_A008511 if !TFABOOT
	select SYS_FSL_ERRATUM_A008850 if !TFABOOT
136
	select SYS_FSL_ERRATUM_A009007
137
138
	select SYS_FSL_HAS_CCI400
	select SYS_FSL_HAS_DDR4
139
	select SYS_FSL_HAS_RGMII
140
141
142
143
144
145
	select SYS_FSL_HAS_SEC
	select SYS_FSL_SEC_COMPAT_5
	select SYS_FSL_SEC_LE
	select SYS_FSL_SRDS_1
	select SYS_FSL_SRDS_2
	select FSL_TZASC_1
146
147
	select FSL_TZASC_400
	select FSL_TZPC_BP147
148
149
	select ARCH_EARLY_INIT_R
	select BOARD_EARLY_INIT_F
150
	select SYS_I2C_MXC
151
152
153
154
	select SYS_I2C_MXC_I2C1 if !TFABOOT
	select SYS_I2C_MXC_I2C2 if !TFABOOT
	select SYS_I2C_MXC_I2C3 if !TFABOOT
	select SYS_I2C_MXC_I2C4 if !TFABOOT
155
	imply SCSI
156
	imply PANIC_HANG
157

158
159
config ARCH_LS2080A
	bool
160
	select ARMV8_SET_SMPEN
Tom Rini's avatar
Tom Rini committed
161
162
163
164
	select ARM_ERRATA_826974
	select ARM_ERRATA_828024
	select ARM_ERRATA_829520
	select ARM_ERRATA_833471
165
	select FSL_LAYERSCAPE
166
	select FSL_LSCH3
167
168
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
169
	select SYS_FSL_DDR
170
171
	select SYS_FSL_DDR_LE
	select SYS_FSL_DDR_VER_50
172
	select SYS_FSL_HAS_CCN504
173
	select SYS_FSL_HAS_DP_DDR
174
	select SYS_FSL_HAS_SEC
175
	select SYS_FSL_HAS_DDR4
176
	select SYS_FSL_SEC_COMPAT_5
177
	select SYS_FSL_SEC_LE
178
	select SYS_FSL_SRDS_2
179
180
	select FSL_TZASC_1
	select FSL_TZASC_2
181
182
	select FSL_TZASC_400
	select FSL_TZPC_BP147
183
184
185
	select SYS_FSL_ERRATUM_A008336 if !TFABOOT
	select SYS_FSL_ERRATUM_A008511 if !TFABOOT
	select SYS_FSL_ERRATUM_A008514 if !TFABOOT
186
	select SYS_FSL_ERRATUM_A008585
187
	select SYS_FSL_ERRATUM_A008997
188
	select SYS_FSL_ERRATUM_A009007
189
	select SYS_FSL_ERRATUM_A009008
190
	select SYS_FSL_ERRATUM_A009635
191
	select SYS_FSL_ERRATUM_A009663 if !TFABOOT
192
	select SYS_FSL_ERRATUM_A009798
193
	select SYS_FSL_ERRATUM_A009801
194
195
196
	select SYS_FSL_ERRATUM_A009803 if !TFABOOT
	select SYS_FSL_ERRATUM_A009942 if !TFABOOT
	select SYS_FSL_ERRATUM_A010165 if !TFABOOT
197
	select SYS_FSL_ERRATUM_A009203
198
	select ARCH_EARLY_INIT_R
199
	select BOARD_EARLY_INIT_F
200
	select SYS_I2C_MXC
201
202
203
204
	select SYS_I2C_MXC_I2C1 if !TFABOOT
	select SYS_I2C_MXC_I2C2 if !TFABOOT
	select SYS_I2C_MXC_I2C3 if !TFABOOT
	select SYS_I2C_MXC_I2C4 if !TFABOOT
205
	imply DISTRO_DEFAULTS
206
	imply PANIC_HANG
207

208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
config ARCH_LX2160A
	bool
	select ARMV8_SET_SMPEN
	select FSL_LSCH3
	select NXP_LSCH3_2
	select SYS_HAS_SERDES
	select SYS_FSL_SRDS_1
	select SYS_FSL_SRDS_2
	select SYS_NXP_SRDS_3
	select SYS_FSL_DDR
	select SYS_FSL_DDR_LE
	select SYS_FSL_DDR_VER_50
	select SYS_FSL_EC1
	select SYS_FSL_EC2
	select SYS_FSL_HAS_RGMII
	select SYS_FSL_HAS_SEC
	select SYS_FSL_HAS_CCN508
	select SYS_FSL_HAS_DDR4
	select SYS_FSL_SEC_COMPAT_5
	select SYS_FSL_SEC_LE
	select ARCH_EARLY_INIT_R
	select BOARD_EARLY_INIT_F
	select SYS_I2C_MXC
	imply DISTRO_DEFAULTS
	imply PANIC_HANG
	imply SCSI
	imply SCSI_AHCI

236
237
config FSL_LSCH2
	bool
238
	select SYS_FSL_HAS_CCI400
239
240
	select SYS_FSL_HAS_SEC
	select SYS_FSL_SEC_COMPAT_5
241
	select SYS_FSL_SEC_BE
242
243
244
245

config FSL_LSCH3
	bool

246
247
248
config NXP_LSCH3_2
	bool

249
250
menu "Layerscape architecture"
	depends on FSL_LSCH2 || FSL_LSCH3
251

252
253
254
config FSL_LAYERSCAPE
	bool

255
256
config FSL_PCIE_COMPAT
	string "PCIe compatible of Kernel DT"
257
	depends on PCIE_LAYERSCAPE || PCIE_LAYERSCAPE_GEN4
258
	default "fsl,ls1012a-pcie" if ARCH_LS1012A
259
	default "fsl,ls1028a-pcie" if ARCH_LS1028A
260
261
262
	default "fsl,ls1043a-pcie" if ARCH_LS1043A
	default "fsl,ls1046a-pcie" if ARCH_LS1046A
	default "fsl,ls2080a-pcie" if ARCH_LS2080A
263
	default "fsl,ls1088a-pcie" if ARCH_LS1088A
264
	default "fsl,lx2160a-pcie" if ARCH_LX2160A
265
266
267
268
	help
	  This compatible is used to find pci controller node in Kernel DT
	  to complete fixup.

269
270
271
272
config HAS_FEATURE_GIC64K_ALIGN
	bool
	default y if ARCH_LS1043A

273
274
275
config HAS_FEATURE_ENHANCED_MSI
	bool
	default y if ARCH_LS1043A
276

277
278
279
menu "Layerscape PPA"
config FSL_LS_PPA
	bool "FSL Layerscape PPA firmware support"
280
	depends on !ARMV8_PSCI
281
	select ARMV8_SEC_FIRMWARE_SUPPORT
282
	select SEC_FIRMWARE_ARMV8_PSCI
283
	select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
284
285
286
287
288
	help
	  The FSL Primary Protected Application (PPA) is a software component
	  which is loaded during boot stage, and then remains resident in RAM
	  and runs in the TrustZone after boot.
	  Say y to enable it.
289
290
291
292
293
294
295
296
297
298
299
300
301

config SPL_FSL_LS_PPA
	bool "FSL Layerscape PPA firmware support for SPL build"
	depends on !ARMV8_PSCI
	select SPL_ARMV8_SEC_FIRMWARE_SUPPORT
	select SEC_FIRMWARE_ARMV8_PSCI
	select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
	help
	  The FSL Primary Protected Application (PPA) is a software component
	  which is loaded during boot stage, and then remains resident in RAM
	  and runs in the TrustZone after boot. This is to load PPA during SPL
	  stage instead of the RAM version of U-Boot. Once PPA is initialized,
	  the rest of U-Boot (including RAM version) runs at EL2.
302
303
304
choice
	prompt "FSL Layerscape PPA firmware loading-media select"
	depends on FSL_LS_PPA
305
306
	default SYS_LS_PPA_FW_IN_MMC if SD_BOOT
	default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT
307
308
309
310
311
312
313
314
	default SYS_LS_PPA_FW_IN_XIP

config SYS_LS_PPA_FW_IN_XIP
	bool "XIP"
	help
	  Say Y here if the PPA firmware locate at XIP flash, such
	  as NOR or QSPI flash.

315
316
317
318
319
320
321
322
323
324
config SYS_LS_PPA_FW_IN_MMC
	bool "eMMC or SD Card"
	help
	  Say Y here if the PPA firmware locate at eMMC/SD card.

config SYS_LS_PPA_FW_IN_NAND
	bool "NAND"
	help
	  Say Y here if the PPA firmware locate at NAND flash.

325
326
endchoice

327
328
329
330
331
332
333
334
config LS_PPA_ESBC_HDR_SIZE
	hex "Length of PPA ESBC header"
	depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP
	default 0x2000
	help
	  Length (in bytes) of PPA ESBC header to be copied from MMC/SD or
	  NAND to memory to validate PPA image.

335
336
endmenu

337
338
339
config SYS_FSL_ERRATUM_A008997
	bool "Workaround for USB PHY erratum A008997"

340
341
342
343
344
config SYS_FSL_ERRATUM_A009007
	bool
	help
	  Workaround for USB PHY erratum A009007

345
346
347
config SYS_FSL_ERRATUM_A009008
	bool "Workaround for USB PHY erratum A009008"

348
349
350
config SYS_FSL_ERRATUM_A009798
	bool "Workaround for USB PHY erratum A009798"

351
352
config SYS_FSL_ERRATUM_A010315
	bool "Workaround for PCIe erratum A010315"
353
354
355

config SYS_FSL_ERRATUM_A010539
	bool "Workaround for PIN MUX erratum A010539"
356

York Sun's avatar
York Sun committed
357
358
config MAX_CPUS
	int "Maximum number of CPUs permitted for Layerscape"
359
	default 2 if ARCH_LS1028A
York Sun's avatar
York Sun committed
360
361
362
	default 4 if ARCH_LS1043A
	default 4 if ARCH_LS1046A
	default 16 if ARCH_LS2080A
363
	default 8 if ARCH_LS1088A
364
	default 16 if ARCH_LX2160A
York Sun's avatar
York Sun committed
365
366
367
368
369
370
371
372
	default 1
	help
	  Set this number to the maximum number of possible CPUs in the SoC.
	  SoCs may have multiple clusters with each cluster may have multiple
	  ports. If some ports are reserved but higher ports are used for
	  cores, count the reserved ports. This will allocate enough memory
	  in spin table to properly handle all cores.

373
374
375
376
377
378
config EMC2305
	bool "Fan controller"
	help
	 Enable the EMC2305 fan controller for configuration of fan
	 speed.

379
380
config NXP_ESBC
	bool "NXP_ESBC"
381
382
383
	help
		Enable Freescale Secure Boot feature

384
385
386
387
388
389
390
config QSPI_AHB_INIT
	bool "Init the QSPI AHB bus"
	help
	  The default setting for QSPI AHB bus just support 3bytes addressing.
	  But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
	  bus for those flashes to support the full QSPI flash size.

391
392
393
config SYS_CCI400_OFFSET
	hex "Offset for CCI400 base"
	depends on SYS_FSL_HAS_CCI400
394
	default 0x3090000 if ARCH_LS1088A || ARCH_LS1028A
395
396
397
398
399
	default 0x180000 if FSL_LSCH2
	help
	  Offset for CCI400 base
	  CCI400 base addr = CCSRBAR + CCI400_OFFSET

400
401
config SYS_FSL_IFC_BANK_COUNT
	int "Maximum banks of Integrated flash controller"
402
	depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A || ARCH_LS1088A
403
404
	default 4 if ARCH_LS1043A
	default 4 if ARCH_LS1046A
405
	default 8 if ARCH_LS2080A || ARCH_LS1088A
406

407
408
409
config SYS_FSL_HAS_CCI400
	bool

410
411
412
config SYS_FSL_HAS_CCN504
	bool

413
414
415
config SYS_FSL_HAS_CCN508
	bool

416
417
418
config SYS_FSL_HAS_DP_DDR
	bool

419
420
421
422
423
424
config SYS_FSL_SRDS_1
	bool

config SYS_FSL_SRDS_2
	bool

425
426
427
config SYS_NXP_SRDS_3
	bool

428
429
430
config SYS_HAS_SERDES
	bool

431
432
433
434
435
436
config FSL_TZASC_1
	bool

config FSL_TZASC_2
	bool

437
438
439
440
441
config FSL_TZASC_400
	bool

config FSL_TZPC_BP147
	bool
442
endmenu
443

444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
menu "Layerscape clock tree configuration"
	depends on FSL_LSCH2 || FSL_LSCH3

config SYS_FSL_CLK
	bool "Enable clock tree initialization"
	default y

config CLUSTER_CLK_FREQ
	int "Reference clock of core cluster"
	depends on ARCH_LS1012A
	default 100000000
	help
	  This number is the reference clock frequency of core PLL.
	  For most platforms, the core PLL and Platform PLL have the same
	  reference clock, but for some platforms, LS1012A for instance,
	  they are provided sepatately.

config SYS_FSL_PCLK_DIV
	int "Platform clock divider"
463
	default 1 if ARCH_LS1028A
464
465
	default 1 if ARCH_LS1043A
	default 1 if ARCH_LS1046A
466
	default 1 if ARCH_LS1088A
467
468
469
470
471
472
473
474
475
476
477
478
	default 2
	help
	  This is the divider that is used to derive Platform clock from
	  Platform PLL, in another word:
		Platform_clk = Platform_PLL_freq / this_divider

config SYS_FSL_DSPI_CLK_DIV
	int "DSPI clock divider"
	default 1 if ARCH_LS1043A
	default 2
	help
	  This is the divider that is used to derive DSPI clock from Platform
479
	  clock, in another word DSPI_clk = Platform_clk / this_divider.
480
481
482
483

config SYS_FSL_DUART_CLK_DIV
	int "DUART clock divider"
	default 1 if ARCH_LS1043A
484
	default 4 if ARCH_LX2160A
485
486
487
488
489
490
491
492
	default 2
	help
	  This is the divider that is used to derive DUART clock from Platform
	  clock, in another word DUART_clk = Platform_clk / this_divider.

config SYS_FSL_I2C_CLK_DIV
	int "I2C clock divider"
	default 1 if ARCH_LS1043A
493
494
495
496
	default 4 if ARCH_LS1012A
	default 4 if ARCH_LS1028A
	default 8 if ARCH_LX2160A
	default 8 if ARCH_LS1088A
497
498
499
500
501
502
503
504
	default 2
	help
	  This is the divider that is used to derive I2C clock from Platform
	  clock, in another word I2C_clk = Platform_clk / this_divider.

config SYS_FSL_IFC_CLK_DIV
	int "IFC clock divider"
	default 1 if ARCH_LS1043A
505
506
507
508
	default 4 if ARCH_LS1012A
	default 4 if ARCH_LS1028A
	default 8 if ARCH_LX2160A
	default 8 if ARCH_LS1088A
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
	default 2
	help
	  This is the divider that is used to derive IFC clock from Platform
	  clock, in another word IFC_clk = Platform_clk / this_divider.

config SYS_FSL_LPUART_CLK_DIV
	int "LPUART clock divider"
	default 1 if ARCH_LS1043A
	default 2
	help
	  This is the divider that is used to derive LPUART clock from Platform
	  clock, in another word LPUART_clk = Platform_clk / this_divider.

config SYS_FSL_SDHC_CLK_DIV
	int "SDHC clock divider"
	default 1 if ARCH_LS1043A
	default 1 if ARCH_LS1012A
	default 2
	help
	  This is the divider that is used to derive SDHC clock from Platform
	  clock, in another word SDHC_clk = Platform_clk / this_divider.
530
531
532
533
534
535
536
537

config SYS_FSL_QMAN_CLK_DIV
	int "QMAN clock divider"
	default 1 if ARCH_LS1043A
	default 2
	help
	  This is the divider that is used to derive QMAN clock from Platform
	  clock, in another word QMAN_clk = Platform_clk / this_divider.
538
539
endmenu

York Sun's avatar
York Sun committed
540
541
542
543
544
545
546
547
548
549
config RESV_RAM
	bool
	help
	  Reserve memory from the top, tracked by gd->arch.resv_ram. This
	  reserved RAM can be used by special driver that resides in memory
	  after U-Boot exits. It's up to implementation to allocate and allow
	  access to this reserved memory. For example, the reserved RAM can
	  be at the high end of physical memory. The reserve RAM may be
	  excluded from memory bank(s) passed to OS, or marked as reserved.

550
551
552
config SYS_FSL_EC1
	bool
	help
553
554
	  Ethernet controller 1, this is connected to
	  MAC17 for LX2160A or to MAC3 for other SoCs
555
556
557
558
559
	  Provides DPAA2 capabilities

config SYS_FSL_EC2
	bool
	help
560
561
	  Ethernet controller 2, this is connected to
	  MAC18 for LX2160A or to MAC4 for other SoCs
562
563
	  Provides DPAA2 capabilities

564
565
566
567
568
569
570
571
572
573
574
575
config SYS_FSL_ERRATUM_A008336
	bool

config SYS_FSL_ERRATUM_A008514
	bool

config SYS_FSL_ERRATUM_A008585
	bool

config SYS_FSL_ERRATUM_A008850
	bool

576
577
578
config SYS_FSL_ERRATUM_A009203
	bool

579
580
581
582
583
584
585
586
config SYS_FSL_ERRATUM_A009635
	bool

config SYS_FSL_ERRATUM_A009660
	bool

config SYS_FSL_ERRATUM_A009929
	bool
587

588
589
config SYS_FSL_ERRATUM_A050382
	bool
590
591
592
593
594

config SYS_FSL_HAS_RGMII
	bool
	depends on SYS_FSL_EC1 || SYS_FSL_EC2

595
596
config SPL_LDSCRIPT
	default "arch/arm/cpu/armv8/u-boot-spl.lds" if ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
597
598
599
600
601
602
603

config HAS_FSL_XHCI_USB
	bool
	default y if ARCH_LS1043A || ARCH_LS1046A
	help
	  For some SoC(such as LS1043A and LS1046A), USB and QE-HDLC multiplex use
	  pins, select it when the pins are assigned to USB.