Kconfig 6.69 KB
Newer Older
1
config ARCH_LS1012A
2
	bool
3
	select ARMV8_SET_SMPEN
4
	select FSL_LSCH2
5
	select SYS_FSL_DDR_BE
6
	select SYS_FSL_MMDC
7
8
9
	select SYS_FSL_ERRATUM_A010315

config ARCH_LS1043A
10
	bool
11
	select ARMV8_SET_SMPEN
12
	select FSL_LSCH2
13
	select SYS_FSL_DDR
14
15
	select SYS_FSL_DDR_BE
	select SYS_FSL_DDR_VER_50
16
17
18
19
20
	select SYS_FSL_ERRATUM_A008850
	select SYS_FSL_ERRATUM_A009660
	select SYS_FSL_ERRATUM_A009663
	select SYS_FSL_ERRATUM_A009929
	select SYS_FSL_ERRATUM_A009942
21
	select SYS_FSL_ERRATUM_A010315
22
	select SYS_FSL_ERRATUM_A010539
23
24
	select SYS_FSL_HAS_DDR3
	select SYS_FSL_HAS_DDR4
25

26
config ARCH_LS1046A
27
	bool
28
	select ARMV8_SET_SMPEN
29
	select FSL_LSCH2
30
	select SYS_FSL_DDR
31
32
	select SYS_FSL_DDR_BE
	select SYS_FSL_DDR_VER_50
33
34
35
36
37
	select SYS_FSL_ERRATUM_A008511
	select SYS_FSL_ERRATUM_A009801
	select SYS_FSL_ERRATUM_A009803
	select SYS_FSL_ERRATUM_A009942
	select SYS_FSL_ERRATUM_A010165
38
	select SYS_FSL_ERRATUM_A010539
39
	select SYS_FSL_HAS_DDR4
40
	select SYS_FSL_SRDS_2
41

42
43
config ARCH_LS2080A
	bool
44
	select ARMV8_SET_SMPEN
45
	select FSL_LSCH3
46
	select SYS_FSL_DDR
47
48
	select SYS_FSL_DDR_LE
	select SYS_FSL_DDR_VER_50
49
	select SYS_FSL_HAS_DP_DDR
50
	select SYS_FSL_HAS_SEC
51
	select SYS_FSL_HAS_DDR4
52
	select SYS_FSL_SEC_COMPAT_5
53
	select SYS_FSL_SEC_LE
54
	select SYS_FSL_SRDS_2
55
56
57
58
59
60
61
62
63
64
	select SYS_FSL_ERRATUM_A008336
	select SYS_FSL_ERRATUM_A008511
	select SYS_FSL_ERRATUM_A008514
	select SYS_FSL_ERRATUM_A008585
	select SYS_FSL_ERRATUM_A009635
	select SYS_FSL_ERRATUM_A009663
	select SYS_FSL_ERRATUM_A009801
	select SYS_FSL_ERRATUM_A009803
	select SYS_FSL_ERRATUM_A009942
	select SYS_FSL_ERRATUM_A010165
65
66
67

config FSL_LSCH2
	bool
68
69
	select SYS_FSL_HAS_SEC
	select SYS_FSL_SEC_COMPAT_5
70
	select SYS_FSL_SEC_BE
71
72
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
73
74
75

config FSL_LSCH3
	bool
76
77
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
78
79
80

menu "Layerscape architecture"
	depends on FSL_LSCH2 || FSL_LSCH3
81

82
83
84
85
86
87
88
89
90
91
92
config FSL_PCIE_COMPAT
	string "PCIe compatible of Kernel DT"
	depends on PCIE_LAYERSCAPE
	default "fsl,ls1012a-pcie" if ARCH_LS1012A
	default "fsl,ls1043a-pcie" if ARCH_LS1043A
	default "fsl,ls1046a-pcie" if ARCH_LS1046A
	default "fsl,ls2080a-pcie" if ARCH_LS2080A
	help
	  This compatible is used to find pci controller node in Kernel DT
	  to complete fixup.

93
94
95
96
config HAS_FEATURE_GIC64K_ALIGN
	bool
	default y if ARCH_LS1043A

97
98
99
config HAS_FEATURE_ENHANCED_MSI
	bool
	default y if ARCH_LS1043A
100

101
102
103
menu "Layerscape PPA"
config FSL_LS_PPA
	bool "FSL Layerscape PPA firmware support"
104
	depends on !ARMV8_PSCI
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
	depends on ARCH_LS1043A || ARCH_LS1046A
	select FSL_PPA_ARMV8_PSCI
	help
	  The FSL Primary Protected Application (PPA) is a software component
	  which is loaded during boot stage, and then remains resident in RAM
	  and runs in the TrustZone after boot.
	  Say y to enable it.

config FSL_PPA_ARMV8_PSCI
	bool "PSCI implementation in PPA firmware"
	depends on FSL_LS_PPA
	help
	  This config enables the ARMv8 PSCI implementation in PPA firmware.
	  This is a private PSCI implementation and different from those
	  implemented under the common ARMv8 PSCI framework.
endmenu

122
123
config SYS_FSL_ERRATUM_A010315
	bool "Workaround for PCIe erratum A010315"
124
125
126

config SYS_FSL_ERRATUM_A010539
	bool "Workaround for PIN MUX erratum A010539"
127

York Sun's avatar
York Sun committed
128
129
130
131
132
133
134
135
136
137
138
139
140
config MAX_CPUS
	int "Maximum number of CPUs permitted for Layerscape"
	default 4 if ARCH_LS1043A
	default 4 if ARCH_LS1046A
	default 16 if ARCH_LS2080A
	default 1
	help
	  Set this number to the maximum number of possible CPUs in the SoC.
	  SoCs may have multiple clusters with each cluster may have multiple
	  ports. If some ports are reserved but higher ports are used for
	  cores, count the reserved ports. This will allocate enough memory
	  in spin table to properly handle all cores.

141
config SECURE_BOOT
142
	bool "Secure Boot"
143
144
145
	help
		Enable Freescale Secure Boot feature

146
147
148
149
150
151
152
config QSPI_AHB_INIT
	bool "Init the QSPI AHB bus"
	help
	  The default setting for QSPI AHB bus just support 3bytes addressing.
	  But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
	  bus for those flashes to support the full QSPI flash size.

153
154
155
156
157
158
159
config SYS_FSL_IFC_BANK_COUNT
	int "Maximum banks of Integrated flash controller"
	depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
	default 4 if ARCH_LS1043A
	default 4 if ARCH_LS1046A
	default 8 if ARCH_LS2080A

160
161
162
config SYS_FSL_HAS_DP_DDR
	bool

163
164
165
166
167
168
169
170
171
config SYS_FSL_SRDS_1
	bool

config SYS_FSL_SRDS_2
	bool

config SYS_HAS_SERDES
	bool

172
endmenu
173

174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
menu "Layerscape clock tree configuration"
	depends on FSL_LSCH2 || FSL_LSCH3

config SYS_FSL_CLK
	bool "Enable clock tree initialization"
	default y

config CLUSTER_CLK_FREQ
	int "Reference clock of core cluster"
	depends on ARCH_LS1012A
	default 100000000
	help
	  This number is the reference clock frequency of core PLL.
	  For most platforms, the core PLL and Platform PLL have the same
	  reference clock, but for some platforms, LS1012A for instance,
	  they are provided sepatately.

config SYS_FSL_PCLK_DIV
	int "Platform clock divider"
	default 1 if ARCH_LS1043A
	default 1 if ARCH_LS1046A
	default 2
	help
	  This is the divider that is used to derive Platform clock from
	  Platform PLL, in another word:
		Platform_clk = Platform_PLL_freq / this_divider

config SYS_FSL_DSPI_CLK_DIV
	int "DSPI clock divider"
	default 1 if ARCH_LS1043A
	default 2
	help
	  This is the divider that is used to derive DSPI clock from Platform
	  PLL, in another word DSPI_clk = Platform_PLL_freq / this_divider.

config SYS_FSL_DUART_CLK_DIV
	int "DUART clock divider"
	default 1 if ARCH_LS1043A
	default 2
	help
	  This is the divider that is used to derive DUART clock from Platform
	  clock, in another word DUART_clk = Platform_clk / this_divider.

config SYS_FSL_I2C_CLK_DIV
	int "I2C clock divider"
	default 1 if ARCH_LS1043A
	default 2
	help
	  This is the divider that is used to derive I2C clock from Platform
	  clock, in another word I2C_clk = Platform_clk / this_divider.

config SYS_FSL_IFC_CLK_DIV
	int "IFC clock divider"
	default 1 if ARCH_LS1043A
	default 2
	help
	  This is the divider that is used to derive IFC clock from Platform
	  clock, in another word IFC_clk = Platform_clk / this_divider.

config SYS_FSL_LPUART_CLK_DIV
	int "LPUART clock divider"
	default 1 if ARCH_LS1043A
	default 2
	help
	  This is the divider that is used to derive LPUART clock from Platform
	  clock, in another word LPUART_clk = Platform_clk / this_divider.

config SYS_FSL_SDHC_CLK_DIV
	int "SDHC clock divider"
	default 1 if ARCH_LS1043A
	default 1 if ARCH_LS1012A
	default 2
	help
	  This is the divider that is used to derive SDHC clock from Platform
	  clock, in another word SDHC_clk = Platform_clk / this_divider.
endmenu

251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
config SYS_FSL_ERRATUM_A008336
	bool

config SYS_FSL_ERRATUM_A008514
	bool

config SYS_FSL_ERRATUM_A008585
	bool

config SYS_FSL_ERRATUM_A008850
	bool

config SYS_FSL_ERRATUM_A009635
	bool

config SYS_FSL_ERRATUM_A009660
	bool

config SYS_FSL_ERRATUM_A009929
	bool