Kconfig 15.5 KB
Newer Older
1
config ARCH_LS1012A
2
	bool
3
	select ARMV8_SET_SMPEN
4
	select ARM_ERRATA_855873 if !TFABOOT
5
	select FSL_LAYERSCAPE
6
	select FSL_LSCH2
7
8
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
9
	select SYS_FSL_DDR_BE
10
	select SYS_FSL_MMDC
11
	select SYS_FSL_ERRATUM_A010315
12
13
14
15
	select SYS_FSL_ERRATUM_A009798
	select SYS_FSL_ERRATUM_A008997
	select SYS_FSL_ERRATUM_A009007
	select SYS_FSL_ERRATUM_A009008
16
	select ARCH_EARLY_INIT_R
17
	select BOARD_EARLY_INIT_F
18
	select SYS_I2C_MXC
19
20
	select SYS_I2C_MXC_I2C1 if !DM_I2C
	select SYS_I2C_MXC_I2C2 if !DM_I2C
21
	imply PANIC_HANG
22

23
24
25
config ARCH_LS1028A
	bool
	select ARMV8_SET_SMPEN
26
	select FSL_LAYERSCAPE
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
	select FSL_LSCH3
	select NXP_LSCH3_2
	select SYS_FSL_HAS_CCI400
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
	select SYS_FSL_DDR
	select SYS_FSL_DDR_LE
	select SYS_FSL_DDR_VER_50
	select SYS_FSL_HAS_DDR3
	select SYS_FSL_HAS_DDR4
	select SYS_FSL_HAS_SEC
	select SYS_FSL_SEC_COMPAT_5
	select SYS_FSL_SEC_LE
	select FSL_TZASC_1
	select ARCH_EARLY_INIT_R
	select BOARD_EARLY_INIT_F
	select SYS_I2C_MXC
44
	select SYS_FSL_ERRATUM_A008997
45
46
47
48
	select SYS_FSL_ERRATUM_A009007
	select SYS_FSL_ERRATUM_A008514 if !TFABOOT
	select SYS_FSL_ERRATUM_A009663 if !TFABOOT
	select SYS_FSL_ERRATUM_A009942 if !TFABOOT
49
	select SYS_FSL_ERRATUM_A050382
50
	select RESV_RAM if GIC_V3_ITS
51
52
	imply PANIC_HANG

53
config ARCH_LS1043A
54
	bool
55
	select ARMV8_SET_SMPEN
56
	select ARM_ERRATA_855873 if !TFABOOT
57
	select FSL_LAYERSCAPE
58
	select FSL_LSCH2
59
60
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
61
	select SYS_FSL_DDR
62
63
	select SYS_FSL_DDR_BE
	select SYS_FSL_DDR_VER_50
64
	select SYS_FSL_ERRATUM_A008850 if !TFABOOT
65
	select SYS_FSL_ERRATUM_A008997
66
	select SYS_FSL_ERRATUM_A009007
67
	select SYS_FSL_ERRATUM_A009008
68
69
	select SYS_FSL_ERRATUM_A009660 if !TFABOOT
	select SYS_FSL_ERRATUM_A009663 if !TFABOOT
70
	select SYS_FSL_ERRATUM_A009798
71
	select SYS_FSL_ERRATUM_A009929
72
	select SYS_FSL_ERRATUM_A009942 if !TFABOOT
73
	select SYS_FSL_ERRATUM_A010315
74
	select SYS_FSL_ERRATUM_A010539
75
76
	select SYS_FSL_HAS_DDR3
	select SYS_FSL_HAS_DDR4
77
	select ARCH_EARLY_INIT_R
78
	select BOARD_EARLY_INIT_F
79
80
81
82
83
	select SYS_I2C_MXC if !DM_I2C
	select SYS_I2C_MXC_I2C1 if !DM_I2C
	select SYS_I2C_MXC_I2C2 if !DM_I2C
	select SYS_I2C_MXC_I2C3 if !DM_I2C
	select SYS_I2C_MXC_I2C4 if !DM_I2C
84
	imply CMD_PCI
85

86
config ARCH_LS1046A
87
	bool
88
	select ARMV8_SET_SMPEN
89
	select FSL_LAYERSCAPE
90
	select FSL_LSCH2
91
92
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
93
	select SYS_FSL_DDR
94
95
	select SYS_FSL_DDR_BE
	select SYS_FSL_DDR_VER_50
96
97
98
	select SYS_FSL_ERRATUM_A008336 if !TFABOOT
	select SYS_FSL_ERRATUM_A008511 if !TFABOOT
	select SYS_FSL_ERRATUM_A008850 if !TFABOOT
99
	select SYS_FSL_ERRATUM_A008997
100
	select SYS_FSL_ERRATUM_A009007
101
	select SYS_FSL_ERRATUM_A009008
102
	select SYS_FSL_ERRATUM_A009798
103
	select SYS_FSL_ERRATUM_A009801
104
105
106
	select SYS_FSL_ERRATUM_A009803 if !TFABOOT
	select SYS_FSL_ERRATUM_A009942 if !TFABOOT
	select SYS_FSL_ERRATUM_A010165 if !TFABOOT
107
	select SYS_FSL_ERRATUM_A010539
108
	select SYS_FSL_HAS_DDR4
109
	select SYS_FSL_SRDS_2
110
	select ARCH_EARLY_INIT_R
111
	select BOARD_EARLY_INIT_F
112
113
114
115
116
	select SYS_I2C_MXC if !DM_I2C
	select SYS_I2C_MXC_I2C1 if !DM_I2C
	select SYS_I2C_MXC_I2C2 if !DM_I2C
	select SYS_I2C_MXC_I2C3 if !DM_I2C
	select SYS_I2C_MXC_I2C4 if !DM_I2C
Simon Glass's avatar
Simon Glass committed
117
	imply SCSI
118
	imply SCSI_AHCI
119

120
121
122
config ARCH_LS1088A
	bool
	select ARMV8_SET_SMPEN
123
	select ARM_ERRATA_855873 if !TFABOOT
124
	select FSL_LAYERSCAPE
125
	select FSL_LSCH3
126
127
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
128
129
130
	select SYS_FSL_DDR
	select SYS_FSL_DDR_LE
	select SYS_FSL_DDR_VER_50
131
132
	select SYS_FSL_EC1
	select SYS_FSL_EC2
133
134
135
136
137
	select SYS_FSL_ERRATUM_A009803 if !TFABOOT
	select SYS_FSL_ERRATUM_A009942 if !TFABOOT
	select SYS_FSL_ERRATUM_A010165 if !TFABOOT
	select SYS_FSL_ERRATUM_A008511 if !TFABOOT
	select SYS_FSL_ERRATUM_A008850 if !TFABOOT
138
	select SYS_FSL_ERRATUM_A009007
139
140
	select SYS_FSL_HAS_CCI400
	select SYS_FSL_HAS_DDR4
141
	select SYS_FSL_HAS_RGMII
142
143
144
145
146
147
	select SYS_FSL_HAS_SEC
	select SYS_FSL_SEC_COMPAT_5
	select SYS_FSL_SEC_LE
	select SYS_FSL_SRDS_1
	select SYS_FSL_SRDS_2
	select FSL_TZASC_1
148
149
	select FSL_TZASC_400
	select FSL_TZPC_BP147
150
151
	select ARCH_EARLY_INIT_R
	select BOARD_EARLY_INIT_F
152
	select SYS_I2C_MXC
153
154
155
156
	select SYS_I2C_MXC_I2C1 if !TFABOOT
	select SYS_I2C_MXC_I2C2 if !TFABOOT
	select SYS_I2C_MXC_I2C3 if !TFABOOT
	select SYS_I2C_MXC_I2C4 if !TFABOOT
157
	select RESV_RAM if GIC_V3_ITS
158
	imply SCSI
159
	imply PANIC_HANG
160

161
162
config ARCH_LS2080A
	bool
163
	select ARMV8_SET_SMPEN
Tom Rini's avatar
Tom Rini committed
164
165
166
167
	select ARM_ERRATA_826974
	select ARM_ERRATA_828024
	select ARM_ERRATA_829520
	select ARM_ERRATA_833471
168
	select FSL_LAYERSCAPE
169
	select FSL_LSCH3
170
171
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
172
	select SYS_FSL_DDR
173
174
	select SYS_FSL_DDR_LE
	select SYS_FSL_DDR_VER_50
175
	select SYS_FSL_HAS_CCN504
176
	select SYS_FSL_HAS_DP_DDR
177
	select SYS_FSL_HAS_SEC
178
	select SYS_FSL_HAS_DDR4
179
	select SYS_FSL_SEC_COMPAT_5
180
	select SYS_FSL_SEC_LE
181
	select SYS_FSL_SRDS_2
182
183
	select FSL_TZASC_1
	select FSL_TZASC_2
184
185
	select FSL_TZASC_400
	select FSL_TZPC_BP147
186
187
188
	select SYS_FSL_ERRATUM_A008336 if !TFABOOT
	select SYS_FSL_ERRATUM_A008511 if !TFABOOT
	select SYS_FSL_ERRATUM_A008514 if !TFABOOT
189
	select SYS_FSL_ERRATUM_A008585
190
	select SYS_FSL_ERRATUM_A008997
191
	select SYS_FSL_ERRATUM_A009007
192
	select SYS_FSL_ERRATUM_A009008
193
	select SYS_FSL_ERRATUM_A009635
194
	select SYS_FSL_ERRATUM_A009663 if !TFABOOT
195
	select SYS_FSL_ERRATUM_A009798
196
	select SYS_FSL_ERRATUM_A009801
197
198
199
	select SYS_FSL_ERRATUM_A009803 if !TFABOOT
	select SYS_FSL_ERRATUM_A009942 if !TFABOOT
	select SYS_FSL_ERRATUM_A010165 if !TFABOOT
200
	select SYS_FSL_ERRATUM_A009203
201
	select ARCH_EARLY_INIT_R
202
	select BOARD_EARLY_INIT_F
203
	select SYS_I2C_MXC
204
205
206
207
	select SYS_I2C_MXC_I2C1 if !TFABOOT
	select SYS_I2C_MXC_I2C2 if !TFABOOT
	select SYS_I2C_MXC_I2C3 if !TFABOOT
	select SYS_I2C_MXC_I2C4 if !TFABOOT
208
	select RESV_RAM if GIC_V3_ITS
209
	imply DISTRO_DEFAULTS
210
	imply PANIC_HANG
211

212
213
214
215
216
217
218
219
220
221
222
223
224
225
config ARCH_LX2160A
	bool
	select ARMV8_SET_SMPEN
	select FSL_LSCH3
	select NXP_LSCH3_2
	select SYS_HAS_SERDES
	select SYS_FSL_SRDS_1
	select SYS_FSL_SRDS_2
	select SYS_NXP_SRDS_3
	select SYS_FSL_DDR
	select SYS_FSL_DDR_LE
	select SYS_FSL_DDR_VER_50
	select SYS_FSL_EC1
	select SYS_FSL_EC2
226
	select SYS_FSL_ERRATUM_A050106
227
228
229
230
231
232
233
234
235
	select SYS_FSL_HAS_RGMII
	select SYS_FSL_HAS_SEC
	select SYS_FSL_HAS_CCN508
	select SYS_FSL_HAS_DDR4
	select SYS_FSL_SEC_COMPAT_5
	select SYS_FSL_SEC_LE
	select ARCH_EARLY_INIT_R
	select BOARD_EARLY_INIT_F
	select SYS_I2C_MXC
236
	select RESV_RAM if GIC_V3_ITS
237
238
239
240
241
	imply DISTRO_DEFAULTS
	imply PANIC_HANG
	imply SCSI
	imply SCSI_AHCI

242
243
config FSL_LSCH2
	bool
244
	select SYS_FSL_HAS_CCI400
245
246
	select SYS_FSL_HAS_SEC
	select SYS_FSL_SEC_COMPAT_5
247
	select SYS_FSL_SEC_BE
248
249

config FSL_LSCH3
250
	select ARCH_MISC_INIT
251
252
	bool

253
254
255
config NXP_LSCH3_2
	bool

256
257
menu "Layerscape architecture"
	depends on FSL_LSCH2 || FSL_LSCH3
258

259
260
261
config FSL_LAYERSCAPE
	bool

262
263
264
265
config HAS_FEATURE_GIC64K_ALIGN
	bool
	default y if ARCH_LS1043A

266
267
268
config HAS_FEATURE_ENHANCED_MSI
	bool
	default y if ARCH_LS1043A
269

270
271
272
menu "Layerscape PPA"
config FSL_LS_PPA
	bool "FSL Layerscape PPA firmware support"
273
	depends on !ARMV8_PSCI
274
	select ARMV8_SEC_FIRMWARE_SUPPORT
275
	select SEC_FIRMWARE_ARMV8_PSCI
276
	select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
277
278
279
280
281
	help
	  The FSL Primary Protected Application (PPA) is a software component
	  which is loaded during boot stage, and then remains resident in RAM
	  and runs in the TrustZone after boot.
	  Say y to enable it.
282
283
284
285
286
287
288
289
290
291
292
293
294

config SPL_FSL_LS_PPA
	bool "FSL Layerscape PPA firmware support for SPL build"
	depends on !ARMV8_PSCI
	select SPL_ARMV8_SEC_FIRMWARE_SUPPORT
	select SEC_FIRMWARE_ARMV8_PSCI
	select ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT if FSL_LSCH2
	help
	  The FSL Primary Protected Application (PPA) is a software component
	  which is loaded during boot stage, and then remains resident in RAM
	  and runs in the TrustZone after boot. This is to load PPA during SPL
	  stage instead of the RAM version of U-Boot. Once PPA is initialized,
	  the rest of U-Boot (including RAM version) runs at EL2.
295
296
297
choice
	prompt "FSL Layerscape PPA firmware loading-media select"
	depends on FSL_LS_PPA
298
299
	default SYS_LS_PPA_FW_IN_MMC if SD_BOOT
	default SYS_LS_PPA_FW_IN_NAND if NAND_BOOT
300
301
302
303
304
305
306
307
	default SYS_LS_PPA_FW_IN_XIP

config SYS_LS_PPA_FW_IN_XIP
	bool "XIP"
	help
	  Say Y here if the PPA firmware locate at XIP flash, such
	  as NOR or QSPI flash.

308
309
310
311
312
313
314
315
316
317
config SYS_LS_PPA_FW_IN_MMC
	bool "eMMC or SD Card"
	help
	  Say Y here if the PPA firmware locate at eMMC/SD card.

config SYS_LS_PPA_FW_IN_NAND
	bool "NAND"
	help
	  Say Y here if the PPA firmware locate at NAND flash.

318
319
endchoice

320
321
322
323
324
325
326
327
config LS_PPA_ESBC_HDR_SIZE
	hex "Length of PPA ESBC header"
	depends on FSL_LS_PPA && CHAIN_OF_TRUST && !SYS_LS_PPA_FW_IN_XIP
	default 0x2000
	help
	  Length (in bytes) of PPA ESBC header to be copied from MMC/SD or
	  NAND to memory to validate PPA image.

328
329
endmenu

330
331
332
config SYS_FSL_ERRATUM_A008997
	bool "Workaround for USB PHY erratum A008997"

333
334
335
336
337
config SYS_FSL_ERRATUM_A009007
	bool
	help
	  Workaround for USB PHY erratum A009007

338
339
340
config SYS_FSL_ERRATUM_A009008
	bool "Workaround for USB PHY erratum A009008"

341
342
343
config SYS_FSL_ERRATUM_A009798
	bool "Workaround for USB PHY erratum A009798"

344
345
346
347
348
349
350
351
config SYS_FSL_ERRATUM_A050106
	bool "Workaround for USB PHY erratum A050106"
	help
	  USB3.0 Receiver needs to enable fixed equalization
	  for each of PHY instances in an SOC. This is similar
	  to erratum A-009007, but this one is for LX2160A,
	  and the register value is different.

352
353
config SYS_FSL_ERRATUM_A010315
	bool "Workaround for PCIe erratum A010315"
354
355
356

config SYS_FSL_ERRATUM_A010539
	bool "Workaround for PIN MUX erratum A010539"
357

York Sun's avatar
York Sun committed
358
359
config MAX_CPUS
	int "Maximum number of CPUs permitted for Layerscape"
360
	default 2 if ARCH_LS1028A
York Sun's avatar
York Sun committed
361
362
363
	default 4 if ARCH_LS1043A
	default 4 if ARCH_LS1046A
	default 16 if ARCH_LS2080A
364
	default 8 if ARCH_LS1088A
365
	default 16 if ARCH_LX2160A
York Sun's avatar
York Sun committed
366
367
368
369
370
371
372
373
	default 1
	help
	  Set this number to the maximum number of possible CPUs in the SoC.
	  SoCs may have multiple clusters with each cluster may have multiple
	  ports. If some ports are reserved but higher ports are used for
	  cores, count the reserved ports. This will allocate enough memory
	  in spin table to properly handle all cores.

374
375
376
377
378
379
config EMC2305
	bool "Fan controller"
	help
	 Enable the EMC2305 fan controller for configuration of fan
	 speed.

380
381
config NXP_ESBC
	bool "NXP_ESBC"
382
383
384
	help
		Enable Freescale Secure Boot feature

385
386
387
388
389
390
391
config QSPI_AHB_INIT
	bool "Init the QSPI AHB bus"
	help
	  The default setting for QSPI AHB bus just support 3bytes addressing.
	  But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
	  bus for those flashes to support the full QSPI flash size.

392
393
394
395
396
397
398
399
400
config FSPI_AHB_EN_4BYTE
	bool "Enable 4-byte Fast Read command for AHB mode"
	default n
	help
	  The default setting for FlexSPI AHB bus just supports 3-byte addressing.
	  But some FlexSPI flash sizes are up to 64MBytes.
	  This flag enables fast read command for AHB mode and modifies required
	  LUT to support full FlexSPI flash.

401
402
403
config SYS_CCI400_OFFSET
	hex "Offset for CCI400 base"
	depends on SYS_FSL_HAS_CCI400
404
	default 0x3090000 if ARCH_LS1088A || ARCH_LS1028A
405
406
407
408
409
	default 0x180000 if FSL_LSCH2
	help
	  Offset for CCI400 base
	  CCI400 base addr = CCSRBAR + CCI400_OFFSET

410
411
config SYS_FSL_IFC_BANK_COUNT
	int "Maximum banks of Integrated flash controller"
412
	depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A || ARCH_LS1088A
413
414
	default 4 if ARCH_LS1043A
	default 4 if ARCH_LS1046A
415
	default 8 if ARCH_LS2080A || ARCH_LS1088A
416

417
418
419
config SYS_FSL_HAS_CCI400
	bool

420
421
422
config SYS_FSL_HAS_CCN504
	bool

423
424
425
config SYS_FSL_HAS_CCN508
	bool

426
427
428
config SYS_FSL_HAS_DP_DDR
	bool

429
430
431
432
433
434
config SYS_FSL_SRDS_1
	bool

config SYS_FSL_SRDS_2
	bool

435
436
437
config SYS_NXP_SRDS_3
	bool

438
439
440
config SYS_HAS_SERDES
	bool

441
442
443
444
445
446
config FSL_TZASC_1
	bool

config FSL_TZASC_2
	bool

447
448
449
450
451
config FSL_TZASC_400
	bool

config FSL_TZPC_BP147
	bool
452
endmenu
453

454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
menu "Layerscape clock tree configuration"
	depends on FSL_LSCH2 || FSL_LSCH3

config SYS_FSL_CLK
	bool "Enable clock tree initialization"
	default y

config CLUSTER_CLK_FREQ
	int "Reference clock of core cluster"
	depends on ARCH_LS1012A
	default 100000000
	help
	  This number is the reference clock frequency of core PLL.
	  For most platforms, the core PLL and Platform PLL have the same
	  reference clock, but for some platforms, LS1012A for instance,
	  they are provided sepatately.

config SYS_FSL_PCLK_DIV
	int "Platform clock divider"
473
	default 1 if ARCH_LS1028A
474
475
	default 1 if ARCH_LS1043A
	default 1 if ARCH_LS1046A
476
	default 1 if ARCH_LS1088A
477
478
479
480
481
482
483
484
485
486
487
488
	default 2
	help
	  This is the divider that is used to derive Platform clock from
	  Platform PLL, in another word:
		Platform_clk = Platform_PLL_freq / this_divider

config SYS_FSL_DSPI_CLK_DIV
	int "DSPI clock divider"
	default 1 if ARCH_LS1043A
	default 2
	help
	  This is the divider that is used to derive DSPI clock from Platform
489
	  clock, in another word DSPI_clk = Platform_clk / this_divider.
490
491
492
493

config SYS_FSL_DUART_CLK_DIV
	int "DUART clock divider"
	default 1 if ARCH_LS1043A
494
	default 4 if ARCH_LX2160A
495
496
497
498
499
500
501
502
	default 2
	help
	  This is the divider that is used to derive DUART clock from Platform
	  clock, in another word DUART_clk = Platform_clk / this_divider.

config SYS_FSL_I2C_CLK_DIV
	int "I2C clock divider"
	default 1 if ARCH_LS1043A
503
504
505
506
	default 4 if ARCH_LS1012A
	default 4 if ARCH_LS1028A
	default 8 if ARCH_LX2160A
	default 8 if ARCH_LS1088A
507
508
509
510
511
512
513
514
	default 2
	help
	  This is the divider that is used to derive I2C clock from Platform
	  clock, in another word I2C_clk = Platform_clk / this_divider.

config SYS_FSL_IFC_CLK_DIV
	int "IFC clock divider"
	default 1 if ARCH_LS1043A
515
516
517
518
	default 4 if ARCH_LS1012A
	default 4 if ARCH_LS1028A
	default 8 if ARCH_LX2160A
	default 8 if ARCH_LS1088A
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
	default 2
	help
	  This is the divider that is used to derive IFC clock from Platform
	  clock, in another word IFC_clk = Platform_clk / this_divider.

config SYS_FSL_LPUART_CLK_DIV
	int "LPUART clock divider"
	default 1 if ARCH_LS1043A
	default 2
	help
	  This is the divider that is used to derive LPUART clock from Platform
	  clock, in another word LPUART_clk = Platform_clk / this_divider.

config SYS_FSL_SDHC_CLK_DIV
	int "SDHC clock divider"
	default 1 if ARCH_LS1043A
	default 1 if ARCH_LS1012A
	default 2
	help
	  This is the divider that is used to derive SDHC clock from Platform
	  clock, in another word SDHC_clk = Platform_clk / this_divider.
540
541
542
543
544
545
546
547

config SYS_FSL_QMAN_CLK_DIV
	int "QMAN clock divider"
	default 1 if ARCH_LS1043A
	default 2
	help
	  This is the divider that is used to derive QMAN clock from Platform
	  clock, in another word QMAN_clk = Platform_clk / this_divider.
548
549
endmenu

York Sun's avatar
York Sun committed
550
551
552
553
554
555
556
557
558
559
config RESV_RAM
	bool
	help
	  Reserve memory from the top, tracked by gd->arch.resv_ram. This
	  reserved RAM can be used by special driver that resides in memory
	  after U-Boot exits. It's up to implementation to allocate and allow
	  access to this reserved memory. For example, the reserved RAM can
	  be at the high end of physical memory. The reserve RAM may be
	  excluded from memory bank(s) passed to OS, or marked as reserved.

560
561
562
config SYS_FSL_EC1
	bool
	help
563
564
	  Ethernet controller 1, this is connected to
	  MAC17 for LX2160A or to MAC3 for other SoCs
565
566
567
568
569
	  Provides DPAA2 capabilities

config SYS_FSL_EC2
	bool
	help
570
571
	  Ethernet controller 2, this is connected to
	  MAC18 for LX2160A or to MAC4 for other SoCs
572
573
	  Provides DPAA2 capabilities

574
575
576
577
578
579
580
581
582
583
584
585
config SYS_FSL_ERRATUM_A008336
	bool

config SYS_FSL_ERRATUM_A008514
	bool

config SYS_FSL_ERRATUM_A008585
	bool

config SYS_FSL_ERRATUM_A008850
	bool

586
587
588
config SYS_FSL_ERRATUM_A009203
	bool

589
590
591
592
593
594
595
596
config SYS_FSL_ERRATUM_A009635
	bool

config SYS_FSL_ERRATUM_A009660
	bool

config SYS_FSL_ERRATUM_A009929
	bool
597

598
599
config SYS_FSL_ERRATUM_A050382
	bool
600
601
602
603
604

config SYS_FSL_HAS_RGMII
	bool
	depends on SYS_FSL_EC1 || SYS_FSL_EC2

605
606
config SPL_LDSCRIPT
	default "arch/arm/cpu/armv8/u-boot-spl.lds" if ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
607
608
609
610
611
612
613

config HAS_FSL_XHCI_USB
	bool
	default y if ARCH_LS1043A || ARCH_LS1046A
	help
	  For some SoC(such as LS1043A and LS1046A), USB and QE-HDLC multiplex use
	  pins, select it when the pins are assigned to USB.