Kconfig 4.37 KB
Newer Older
1
config ARCH_LS1012A
2
	bool
3
	select ARMV8_SET_SMPEN
4
	select FSL_LSCH2
5
	select SYS_FSL_DDR_BE
6
	select SYS_FSL_MMDC
7
8
9
	select SYS_FSL_ERRATUM_A010315

config ARCH_LS1043A
10
	bool
11
	select ARMV8_SET_SMPEN
12
	select FSL_LSCH2
13
	select SYS_FSL_DDR
14
15
	select SYS_FSL_DDR_BE
	select SYS_FSL_DDR_VER_50
16
17
18
19
20
	select SYS_FSL_ERRATUM_A008850
	select SYS_FSL_ERRATUM_A009660
	select SYS_FSL_ERRATUM_A009663
	select SYS_FSL_ERRATUM_A009929
	select SYS_FSL_ERRATUM_A009942
21
	select SYS_FSL_ERRATUM_A010315
22
	select SYS_FSL_ERRATUM_A010539
23
24
	select SYS_FSL_HAS_DDR3
	select SYS_FSL_HAS_DDR4
25

26
config ARCH_LS1046A
27
	bool
28
	select ARMV8_SET_SMPEN
29
	select FSL_LSCH2
30
	select SYS_FSL_DDR
31
32
	select SYS_FSL_DDR_BE
	select SYS_FSL_DDR_VER_50
33
34
35
36
37
	select SYS_FSL_ERRATUM_A008511
	select SYS_FSL_ERRATUM_A009801
	select SYS_FSL_ERRATUM_A009803
	select SYS_FSL_ERRATUM_A009942
	select SYS_FSL_ERRATUM_A010165
38
	select SYS_FSL_ERRATUM_A010539
39
	select SYS_FSL_HAS_DDR4
40
	select SYS_FSL_SRDS_2
41

42
43
config ARCH_LS2080A
	bool
44
	select ARMV8_SET_SMPEN
45
	select FSL_LSCH3
46
	select SYS_FSL_DDR
47
48
	select SYS_FSL_DDR_LE
	select SYS_FSL_DDR_VER_50
49
	select SYS_FSL_HAS_DP_DDR
50
	select SYS_FSL_HAS_SEC
51
	select SYS_FSL_HAS_DDR4
52
	select SYS_FSL_SEC_COMPAT_5
53
	select SYS_FSL_SEC_LE
54
	select SYS_FSL_SRDS_2
55
56
57
58
59
60
61
62
63
64
	select SYS_FSL_ERRATUM_A008336
	select SYS_FSL_ERRATUM_A008511
	select SYS_FSL_ERRATUM_A008514
	select SYS_FSL_ERRATUM_A008585
	select SYS_FSL_ERRATUM_A009635
	select SYS_FSL_ERRATUM_A009663
	select SYS_FSL_ERRATUM_A009801
	select SYS_FSL_ERRATUM_A009803
	select SYS_FSL_ERRATUM_A009942
	select SYS_FSL_ERRATUM_A010165
65
66
67

config FSL_LSCH2
	bool
68
69
	select SYS_FSL_HAS_SEC
	select SYS_FSL_SEC_COMPAT_5
70
	select SYS_FSL_SEC_BE
71
72
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
73
74
75

config FSL_LSCH3
	bool
76
77
	select SYS_FSL_SRDS_1
	select SYS_HAS_SERDES
78
79
80

menu "Layerscape architecture"
	depends on FSL_LSCH2 || FSL_LSCH3
81

82
83
84
85
86
87
88
89
90
91
92
config FSL_PCIE_COMPAT
	string "PCIe compatible of Kernel DT"
	depends on PCIE_LAYERSCAPE
	default "fsl,ls1012a-pcie" if ARCH_LS1012A
	default "fsl,ls1043a-pcie" if ARCH_LS1043A
	default "fsl,ls1046a-pcie" if ARCH_LS1046A
	default "fsl,ls2080a-pcie" if ARCH_LS2080A
	help
	  This compatible is used to find pci controller node in Kernel DT
	  to complete fixup.

93
94
95
menu "Layerscape PPA"
config FSL_LS_PPA
	bool "FSL Layerscape PPA firmware support"
96
	depends on !ARMV8_PSCI
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
	depends on ARCH_LS1043A || ARCH_LS1046A
	select FSL_PPA_ARMV8_PSCI
	help
	  The FSL Primary Protected Application (PPA) is a software component
	  which is loaded during boot stage, and then remains resident in RAM
	  and runs in the TrustZone after boot.
	  Say y to enable it.

config FSL_PPA_ARMV8_PSCI
	bool "PSCI implementation in PPA firmware"
	depends on FSL_LS_PPA
	help
	  This config enables the ARMv8 PSCI implementation in PPA firmware.
	  This is a private PSCI implementation and different from those
	  implemented under the common ARMv8 PSCI framework.
endmenu

114
115
config SYS_FSL_ERRATUM_A010315
	bool "Workaround for PCIe erratum A010315"
116
117
118

config SYS_FSL_ERRATUM_A010539
	bool "Workaround for PIN MUX erratum A010539"
119

York Sun's avatar
York Sun committed
120
121
122
123
124
125
126
127
128
129
130
131
132
config MAX_CPUS
	int "Maximum number of CPUs permitted for Layerscape"
	default 4 if ARCH_LS1043A
	default 4 if ARCH_LS1046A
	default 16 if ARCH_LS2080A
	default 1
	help
	  Set this number to the maximum number of possible CPUs in the SoC.
	  SoCs may have multiple clusters with each cluster may have multiple
	  ports. If some ports are reserved but higher ports are used for
	  cores, count the reserved ports. This will allocate enough memory
	  in spin table to properly handle all cores.

133
134
135
136
137
config SECURE_BOOT
	bool
	help
		Enable Freescale Secure Boot feature

138
139
140
141
142
143
144
config QSPI_AHB_INIT
	bool "Init the QSPI AHB bus"
	help
	  The default setting for QSPI AHB bus just support 3bytes addressing.
	  But some QSPI flash size up to 64MBytes, so initialize the QSPI AHB
	  bus for those flashes to support the full QSPI flash size.

145
146
147
148
149
150
151
config SYS_FSL_IFC_BANK_COUNT
	int "Maximum banks of Integrated flash controller"
	depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
	default 4 if ARCH_LS1043A
	default 4 if ARCH_LS1046A
	default 8 if ARCH_LS2080A

152
153
154
config SYS_FSL_HAS_DP_DDR
	bool

155
156
157
158
159
160
161
162
163
config SYS_FSL_SRDS_1
	bool

config SYS_FSL_SRDS_2
	bool

config SYS_HAS_SERDES
	bool

164
endmenu
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185

config SYS_FSL_ERRATUM_A008336
	bool

config SYS_FSL_ERRATUM_A008514
	bool

config SYS_FSL_ERRATUM_A008585
	bool

config SYS_FSL_ERRATUM_A008850
	bool

config SYS_FSL_ERRATUM_A009635
	bool

config SYS_FSL_ERRATUM_A009660
	bool

config SYS_FSL_ERRATUM_A009929
	bool