Commit bb1165f9 authored by Biwen Li's avatar Biwen Li Committed by Priyanka Jain
Browse files

dm: arm64: ls1046a: add i2c DM support



This supports i2c DM and enables CONFIG_DM_I2C
for SoC LS1046A
Signed-off-by: default avatarBiwen Li <biwen.li@nxp.com>
Signed-off-by: default avatarPriyanka Jain <priyanka.jain@nxp.com>
parent fefac937
...@@ -107,11 +107,11 @@ config ARCH_LS1046A ...@@ -107,11 +107,11 @@ config ARCH_LS1046A
select SYS_FSL_SRDS_2 select SYS_FSL_SRDS_2
select ARCH_EARLY_INIT_R select ARCH_EARLY_INIT_R
select BOARD_EARLY_INIT_F select BOARD_EARLY_INIT_F
select SYS_I2C_MXC select SYS_I2C_MXC if !DM_I2C
select SYS_I2C_MXC_I2C1 select SYS_I2C_MXC_I2C1 if !DM_I2C
select SYS_I2C_MXC_I2C2 select SYS_I2C_MXC_I2C2 if !DM_I2C
select SYS_I2C_MXC_I2C3 select SYS_I2C_MXC_I2C3 if !DM_I2C
select SYS_I2C_MXC_I2C4 select SYS_I2C_MXC_I2C4 if !DM_I2C
imply SCSI imply SCSI
imply SCSI_AHCI imply SCSI_AHCI
......
...@@ -32,3 +32,6 @@ ...@@ -32,3 +32,6 @@
}; };
&i2c0 {
status = "okay";
};
...@@ -80,3 +80,7 @@ ...@@ -80,3 +80,7 @@
&sata { &sata {
status = "okay"; status = "okay";
}; };
&i2c0 {
status = "okay";
};
...@@ -43,3 +43,11 @@ ...@@ -43,3 +43,11 @@
&sata { &sata {
status = "okay"; status = "okay";
}; };
&i2c0 {
status = "okay";
};
&i2c3 {
status = "okay";
};
...@@ -5,7 +5,7 @@ ...@@ -5,7 +5,7 @@
!defined(CONFIG_ARCH_LS1028A) && !defined(CONFIG_ARCH_LS2080A) && \ !defined(CONFIG_ARCH_LS1028A) && !defined(CONFIG_ARCH_LS2080A) && \
!defined(CONFIG_ARCH_LS1088A) && !defined(CONFIG_ARCH_ASPEED) && \ !defined(CONFIG_ARCH_LS1088A) && !defined(CONFIG_ARCH_ASPEED) && \
!defined(CONFIG_ARCH_LS1012A) && !defined(CONFIG_ARCH_LS1043A) && \ !defined(CONFIG_ARCH_LS1012A) && !defined(CONFIG_ARCH_LS1043A) && \
!defined(CONFIG_ARCH_U8500) && \ !defined(CONFIG_ARCH_LS1046A) && !defined(CONFIG_ARCH_U8500) && \
!defined(CONFIG_CORTINA_PLATFORM) !defined(CONFIG_CORTINA_PLATFORM)
#include <asm/arch/gpio.h> #include <asm/arch/gpio.h>
#endif #endif
......
...@@ -36,11 +36,24 @@ ...@@ -36,11 +36,24 @@
DECLARE_GLOBAL_DATA_PTR; DECLARE_GLOBAL_DATA_PTR;
int select_i2c_ch_pca9547(u8 ch) int select_i2c_ch_pca9547(u8 ch, int bus_num)
{ {
int ret; int ret;
#ifdef CONFIG_DM_I2C
struct udevice *dev;
ret = i2c_get_chip_for_busnum(bus_num, I2C_MUX_PCA_ADDR_PRI,
1, &dev);
if (ret) {
printf("%s: Cannot find udev for a bus %d\n", __func__,
bus_num);
return ret;
}
ret = dm_i2c_write(dev, 0, &ch, 1);
#else
ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1); ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
#endif
if (ret) { if (ret) {
puts("PCA: failed to select proper channel\n"); puts("PCA: failed to select proper channel\n");
return ret; return ret;
...@@ -149,7 +162,7 @@ val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK); ...@@ -149,7 +162,7 @@ val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
sec_init(); sec_init();
#endif #endif
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT); select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0);
return 0; return 0;
} }
......
// SPDX-License-Identifier: GPL-2.0+ // SPDX-License-Identifier: GPL-2.0+
/* /*
* Copyright 2016 Freescale Semiconductor, Inc. * Copyright 2016 Freescale Semiconductor, Inc.
* Copyright 2019 NXP
*/ */
#include <common.h> #include <common.h>
...@@ -269,11 +270,23 @@ u32 get_lpuart_clk(void) ...@@ -269,11 +270,23 @@ u32 get_lpuart_clk(void)
} }
#endif #endif
int select_i2c_ch_pca9547(u8 ch) int select_i2c_ch_pca9547(u8 ch, int bus_num)
{ {
int ret; int ret;
#ifdef CONFIG_DM_I2C
struct udevice *dev;
ret = i2c_get_chip_for_busnum(bus_num, I2C_MUX_PCA_ADDR_PRI,
1, &dev);
if (ret) {
printf("%s: Cannot find udev for a bus %d\n", __func__,
bus_num);
return ret;
}
ret = dm_i2c_write(dev, 0, &ch, 1);
#else
ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1); ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
#endif
if (ret) { if (ret) {
puts("PCA: failed to select proper channel\n"); puts("PCA: failed to select proper channel\n");
return ret; return ret;
...@@ -288,8 +301,10 @@ int dram_init(void) ...@@ -288,8 +301,10 @@ int dram_init(void)
* When resuming from deep sleep, the I2C channel may not be * When resuming from deep sleep, the I2C channel may not be
* in the default channel. So, switch to the default channel * in the default channel. So, switch to the default channel
* before accessing DDR SPD. * before accessing DDR SPD.
*
* PCA9547 mount on I2C1 bus
*/ */
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT); select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0);
fsl_initdram(); fsl_initdram();
#if (!defined(CONFIG_SPL) && !defined(CONFIG_TFABOOT)) || \ #if (!defined(CONFIG_SPL) && !defined(CONFIG_TFABOOT)) || \
defined(CONFIG_SPL_BUILD) defined(CONFIG_SPL_BUILD)
...@@ -302,7 +317,7 @@ int dram_init(void) ...@@ -302,7 +317,7 @@ int dram_init(void)
int i2c_multiplexer_select_vid_channel(u8 channel) int i2c_multiplexer_select_vid_channel(u8 channel)
{ {
return select_i2c_ch_pca9547(channel); return select_i2c_ch_pca9547(channel, 0);
} }
int board_early_init_f(void) int board_early_init_f(void)
...@@ -315,8 +330,10 @@ int board_early_init_f(void) ...@@ -315,8 +330,10 @@ int board_early_init_f(void)
u8 uart; u8 uart;
#endif #endif
#ifdef CONFIG_SYS_I2C
#ifdef CONFIG_SYS_I2C_EARLY_INIT #ifdef CONFIG_SYS_I2C_EARLY_INIT
i2c_early_init_f(); i2c_early_init_f();
#endif
#endif #endif
fsl_lsch2_early_init_f(); fsl_lsch2_early_init_f();
...@@ -394,7 +411,7 @@ int misc_init_r(void) ...@@ -394,7 +411,7 @@ int misc_init_r(void)
int board_init(void) int board_init(void)
{ {
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT); select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0);
#ifdef CONFIG_SYS_FSL_SERDES #ifdef CONFIG_SYS_FSL_SERDES
config_serdes_mux(); config_serdes_mux();
......
...@@ -62,3 +62,5 @@ CONFIG_USB_HOST_ETHER=y ...@@ -62,3 +62,5 @@ CONFIG_USB_HOST_ETHER=y
CONFIG_USB_ETHER_ASIX=y CONFIG_USB_ETHER_ASIX=y
CONFIG_USB_ETHER_ASIX88179=y CONFIG_USB_ETHER_ASIX88179=y
CONFIG_USB_ETHER_RTL8152=y CONFIG_USB_ETHER_RTL8152=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
...@@ -60,3 +60,5 @@ CONFIG_USB_XHCI_HCD=y ...@@ -60,3 +60,5 @@ CONFIG_USB_XHCI_HCD=y
CONFIG_USB_XHCI_DWC3=y CONFIG_USB_XHCI_DWC3=y
CONFIG_RSA=y CONFIG_RSA=y
CONFIG_EFI_LOADER_BOUNCE_BUFFER=y CONFIG_EFI_LOADER_BOUNCE_BUFFER=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
...@@ -62,3 +62,5 @@ CONFIG_DM_USB=y ...@@ -62,3 +62,5 @@ CONFIG_DM_USB=y
CONFIG_USB_XHCI_HCD=y CONFIG_USB_XHCI_HCD=y
CONFIG_USB_XHCI_DWC3=y CONFIG_USB_XHCI_DWC3=y
CONFIG_EFI_LOADER_BOUNCE_BUFFER=y CONFIG_EFI_LOADER_BOUNCE_BUFFER=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
...@@ -64,3 +64,5 @@ CONFIG_DM_USB=y ...@@ -64,3 +64,5 @@ CONFIG_DM_USB=y
CONFIG_USB_XHCI_HCD=y CONFIG_USB_XHCI_HCD=y
CONFIG_USB_XHCI_DWC3=y CONFIG_USB_XHCI_DWC3=y
CONFIG_EFI_LOADER_BOUNCE_BUFFER=y CONFIG_EFI_LOADER_BOUNCE_BUFFER=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
...@@ -70,3 +70,5 @@ CONFIG_DM_USB=y ...@@ -70,3 +70,5 @@ CONFIG_DM_USB=y
CONFIG_USB_XHCI_HCD=y CONFIG_USB_XHCI_HCD=y
CONFIG_USB_XHCI_DWC3=y CONFIG_USB_XHCI_DWC3=y
CONFIG_EFI_LOADER_BOUNCE_BUFFER=y CONFIG_EFI_LOADER_BOUNCE_BUFFER=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
...@@ -58,3 +58,5 @@ CONFIG_DM_USB=y ...@@ -58,3 +58,5 @@ CONFIG_DM_USB=y
CONFIG_USB_XHCI_HCD=y CONFIG_USB_XHCI_HCD=y
CONFIG_USB_XHCI_DWC3=y CONFIG_USB_XHCI_DWC3=y
CONFIG_EFI_LOADER_BOUNCE_BUFFER=y CONFIG_EFI_LOADER_BOUNCE_BUFFER=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
...@@ -80,3 +80,5 @@ CONFIG_DM_USB=y ...@@ -80,3 +80,5 @@ CONFIG_DM_USB=y
CONFIG_USB_XHCI_HCD=y CONFIG_USB_XHCI_HCD=y
CONFIG_USB_XHCI_DWC3=y CONFIG_USB_XHCI_DWC3=y
CONFIG_EFI_LOADER_BOUNCE_BUFFER=y CONFIG_EFI_LOADER_BOUNCE_BUFFER=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
...@@ -74,3 +74,5 @@ CONFIG_DM_USB=y ...@@ -74,3 +74,5 @@ CONFIG_DM_USB=y
CONFIG_USB_XHCI_HCD=y CONFIG_USB_XHCI_HCD=y
CONFIG_USB_XHCI_DWC3=y CONFIG_USB_XHCI_DWC3=y
CONFIG_EFI_LOADER_BOUNCE_BUFFER=y CONFIG_EFI_LOADER_BOUNCE_BUFFER=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
...@@ -61,3 +61,5 @@ CONFIG_USB_XHCI_HCD=y ...@@ -61,3 +61,5 @@ CONFIG_USB_XHCI_HCD=y
CONFIG_USB_XHCI_DWC3=y CONFIG_USB_XHCI_DWC3=y
CONFIG_RSA=y CONFIG_RSA=y
CONFIG_EFI_LOADER_BOUNCE_BUFFER=y CONFIG_EFI_LOADER_BOUNCE_BUFFER=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
...@@ -71,3 +71,5 @@ CONFIG_DM_USB=y ...@@ -71,3 +71,5 @@ CONFIG_DM_USB=y
CONFIG_USB_XHCI_HCD=y CONFIG_USB_XHCI_HCD=y
CONFIG_USB_XHCI_DWC3=y CONFIG_USB_XHCI_DWC3=y
CONFIG_EFI_LOADER_BOUNCE_BUFFER=y CONFIG_EFI_LOADER_BOUNCE_BUFFER=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
...@@ -73,3 +73,5 @@ CONFIG_DM_USB=y ...@@ -73,3 +73,5 @@ CONFIG_DM_USB=y
CONFIG_USB_XHCI_HCD=y CONFIG_USB_XHCI_HCD=y
CONFIG_USB_XHCI_DWC3=y CONFIG_USB_XHCI_DWC3=y
CONFIG_EFI_LOADER_BOUNCE_BUFFER=y CONFIG_EFI_LOADER_BOUNCE_BUFFER=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
...@@ -55,3 +55,5 @@ CONFIG_USB_XHCI_HCD=y ...@@ -55,3 +55,5 @@ CONFIG_USB_XHCI_HCD=y
CONFIG_USB_XHCI_DWC3=y CONFIG_USB_XHCI_DWC3=y
CONFIG_RSA=y CONFIG_RSA=y
CONFIG_EFI_LOADER_BOUNCE_BUFFER=y CONFIG_EFI_LOADER_BOUNCE_BUFFER=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
...@@ -57,3 +57,5 @@ CONFIG_DM_USB=y ...@@ -57,3 +57,5 @@ CONFIG_DM_USB=y
CONFIG_USB_XHCI_HCD=y CONFIG_USB_XHCI_HCD=y
CONFIG_USB_XHCI_DWC3=y CONFIG_USB_XHCI_DWC3=y
CONFIG_EFI_LOADER_BOUNCE_BUFFER=y CONFIG_EFI_LOADER_BOUNCE_BUFFER=y
CONFIG_DM_I2C=y
CONFIG_DM_GPIO=y
Markdown is supported
0% or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment