Skip to content
GitLab
Menu
Projects
Groups
Snippets
Loading...
Help
Help
Support
Community forum
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in
Toggle navigation
Menu
Open sidebar
Nest
Forks
U-Boot
Compare Revisions
f36603c7a823308f23d10d443d6cbf6b365c12bd...c4fddedc48f336eabc4ce3f74940e6aa372de18c
Show whitespace changes
Inline
Side-by-side
Showing
20 changed files
with
265 additions
and
275 deletions
+265
-275
arch/arm/dts/fsl-ls2080a.dtsi
arch/arm/dts/fsl-ls2080a.dtsi
+6
-5
arch/arm/dts/fsl-lx2160a-qds.dts
arch/arm/dts/fsl-lx2160a-qds.dts
+0
-3
arch/arm/dts/fsl-lx2160a-qds.dtsi
arch/arm/dts/fsl-lx2160a-qds.dtsi
+21
-1
arch/arm/dts/fsl-lx2160a.dtsi
arch/arm/dts/fsl-lx2160a.dtsi
+6
-6
arch/arm/dts/fsl-lx2162a-qds-17-x.dts
arch/arm/dts/fsl-lx2162a-qds-17-x.dts
+17
-0
arch/arm/dts/fsl-lx2162a-qds-18-x.dts
arch/arm/dts/fsl-lx2162a-qds-18-x.dts
+17
-0
arch/arm/dts/fsl-lx2162a-qds-20-x.dts
arch/arm/dts/fsl-lx2162a-qds-20-x.dts
+17
-0
arch/arm/dts/fsl-lx2162a-qds-sd1-17.dtsi
arch/arm/dts/fsl-lx2162a-qds-sd1-17.dtsi
+58
-0
arch/arm/dts/fsl-lx2162a-qds-sd1-18.dtsi
arch/arm/dts/fsl-lx2162a-qds-sd1-18.dtsi
+61
-0
arch/arm/dts/fsl-lx2162a-qds-sd1-20.dtsi
arch/arm/dts/fsl-lx2162a-qds-sd1-20.dtsi
+26
-0
arch/arm/dts/fsl-lx2162a-qds.dts
arch/arm/dts/fsl-lx2162a-qds.dts
+34
-0
arch/arm/dts/imx53-ppd-uboot.dtsi
arch/arm/dts/imx53-ppd-uboot.dtsi
+1
-1
arch/arm/dts/imx6dl-aristainetos2_4-u-boot.dtsi
arch/arm/dts/imx6dl-aristainetos2_4-u-boot.dtsi
+0
-13
arch/arm/dts/imx6dl-aristainetos2_4.dts
arch/arm/dts/imx6dl-aristainetos2_4.dts
+0
-51
arch/arm/dts/imx6dl-aristainetos2_4.dtsi
arch/arm/dts/imx6dl-aristainetos2_4.dtsi
+0
-84
arch/arm/dts/imx6dl-aristainetos2_7-u-boot.dtsi
arch/arm/dts/imx6dl-aristainetos2_7-u-boot.dtsi
+0
-19
arch/arm/dts/imx6dl-aristainetos2_7.dtsi
arch/arm/dts/imx6dl-aristainetos2_7.dtsi
+1
-10
arch/arm/dts/imx6dl-aristainetos2b_4-u-boot.dtsi
arch/arm/dts/imx6dl-aristainetos2b_4-u-boot.dtsi
+0
-13
arch/arm/dts/imx6dl-aristainetos2b_4.dts
arch/arm/dts/imx6dl-aristainetos2b_4.dts
+0
-50
arch/arm/dts/imx6dl-aristainetos2b_7-u-boot.dtsi
arch/arm/dts/imx6dl-aristainetos2b_7-u-boot.dtsi
+0
-19
No files found.
arch/arm/dts/fsl-ls2080a.dtsi
View file @
c4fddedc
// SPDX-License-Identifier: GPL-2.0+ OR X11
// SPDX-License-Identifier: GPL-2.0+ OR X11
/*
/*
*
Freescale
ls2080a SOC common device tree source
*
NXP
ls2080a SOC common device tree source
*
*
* Copyright 2020 NXP
* Copyright 2013-2015 Freescale Semiconductor, Inc.
* Copyright 2013-2015 Freescale Semiconductor, Inc.
*/
*/
...
@@ -133,7 +134,7 @@
...
@@ -133,7 +134,7 @@
dr_mode = "host";
dr_mode = "host";
};
};
pcie@3400000 {
pcie1:
pcie@3400000 {
compatible = "fsl,ls-pcie", "snps,dw-pcie";
compatible = "fsl,ls-pcie", "snps,dw-pcie";
reg = <0x00 0x03400000 0x0 0x80000 /* dbi registers */
reg = <0x00 0x03400000 0x0 0x80000 /* dbi registers */
0x00 0x03480000 0x0 0x80000 /* lut registers */
0x00 0x03480000 0x0 0x80000 /* lut registers */
...
@@ -148,7 +149,7 @@
...
@@ -148,7 +149,7 @@
0x82000000 0x0 0x40000000 0x10 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
0x82000000 0x0 0x40000000 0x10 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
};
};
pcie@3500000 {
pcie2:
pcie@3500000 {
compatible = "fsl,ls-pcie", "snps,dw-pcie";
compatible = "fsl,ls-pcie", "snps,dw-pcie";
reg = <0x00 0x03500000 0x0 0x80000 /* dbi registers */
reg = <0x00 0x03500000 0x0 0x80000 /* dbi registers */
0x00 0x03580000 0x0 0x80000 /* lut registers */
0x00 0x03580000 0x0 0x80000 /* lut registers */
...
@@ -163,7 +164,7 @@
...
@@ -163,7 +164,7 @@
0x82000000 0x0 0x40000000 0x12 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
0x82000000 0x0 0x40000000 0x12 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
};
};
pcie@3600000 {
pcie3:
pcie@3600000 {
compatible = "fsl,ls-pcie", "snps,dw-pcie";
compatible = "fsl,ls-pcie", "snps,dw-pcie";
reg = <0x00 0x03600000 0x0 0x80000 /* dbi registers */
reg = <0x00 0x03600000 0x0 0x80000 /* dbi registers */
0x00 0x03680000 0x0 0x80000 /* lut registers */
0x00 0x03680000 0x0 0x80000 /* lut registers */
...
@@ -178,7 +179,7 @@
...
@@ -178,7 +179,7 @@
0x82000000 0x0 0x40000000 0x14 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
0x82000000 0x0 0x40000000 0x14 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
};
};
pcie@3700000 {
pcie4:
pcie@3700000 {
compatible = "fsl,ls-pcie", "snps,dw-pcie";
compatible = "fsl,ls-pcie", "snps,dw-pcie";
reg = <0x00 0x03700000 0x0 0x80000 /* dbi registers */
reg = <0x00 0x03700000 0x0 0x80000 /* dbi registers */
0x00 0x03780000 0x0 0x80000 /* lut registers */
0x00 0x03780000 0x0 0x80000 /* lut registers */
...
...
arch/arm/dts/fsl-lx2160a-qds.dts
View file @
c4fddedc
...
@@ -13,7 +13,4 @@
...
@@ -13,7 +13,4 @@
/
{
/
{
model
=
"NXP Layerscape LX2160AQDS Board"
;
model
=
"NXP Layerscape LX2160AQDS Board"
;
compatible
=
"fsl,lx2160aqds"
,
"fsl,lx2160a"
;
compatible
=
"fsl,lx2160aqds"
,
"fsl,lx2160a"
;
aliases
{
spi0
=
&
fspi
;
};
};
};
arch/arm/dts/fsl-lx2160a-qds.dtsi
View file @
c4fddedc
...
@@ -2,12 +2,18 @@
...
@@ -2,12 +2,18 @@
/*
/*
* NXP LX2160AQDS common device tree source
* NXP LX2160AQDS common device tree source
*
*
* Copyright 2018-20
19
NXP
* Copyright 2018-20
20
NXP
*
*
*/
*/
#include "fsl-lx2160a.dtsi"
#include "fsl-lx2160a.dtsi"
/ {
aliases {
spi0 = &fspi;
};
};
&dpmac17 {
&dpmac17 {
status = "okay";
status = "okay";
phy-handle = <&rgmii_phy1>;
phy-handle = <&rgmii_phy1>;
...
@@ -251,6 +257,20 @@
...
@@ -251,6 +257,20 @@
};
};
};
};
&fspi {
status = "okay";
mt35xu512aba0: flash@0 {
#address-cells = <1>;
#size-cells = <1>;
compatible = "jedec,spi-nor";
spi-max-frequency = <50000000>;
reg = <0>;
spi-rx-bus-width = <8>;
spi-tx-bus-width = <1>;
};
};
&sata0 {
&sata0 {
status = "okay";
status = "okay";
};
};
...
...
arch/arm/dts/fsl-lx2160a.dtsi
View file @
c4fddedc
...
@@ -325,7 +325,7 @@
...
@@ -325,7 +325,7 @@
};
};
pcie@3400000 {
pcie1:
pcie@3400000 {
compatible = "fsl,lx2160a-pcie";
compatible = "fsl,lx2160a-pcie";
reg = <0x00 0x03400000 0x0 0x80000 /* PAB registers */
reg = <0x00 0x03400000 0x0 0x80000 /* PAB registers */
0x00 0x03480000 0x0 0x40000 /* LUT registers */
0x00 0x03480000 0x0 0x40000 /* LUT registers */
...
@@ -340,7 +340,7 @@
...
@@ -340,7 +340,7 @@
0x82000000 0x0 0x40000000 0x80 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
0x82000000 0x0 0x40000000 0x80 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
};
};
pcie@3500000 {
pcie2:
pcie@3500000 {
compatible = "fsl,lx2160a-pcie";
compatible = "fsl,lx2160a-pcie";
reg = <0x00 0x03500000 0x0 0x80000 /* PAB registers */
reg = <0x00 0x03500000 0x0 0x80000 /* PAB registers */
0x00 0x03580000 0x0 0x40000 /* LUT registers */
0x00 0x03580000 0x0 0x40000 /* LUT registers */
...
@@ -356,7 +356,7 @@
...
@@ -356,7 +356,7 @@
0x82000000 0x0 0x40000000 0x88 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
0x82000000 0x0 0x40000000 0x88 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
};
};
pcie@3600000 {
pcie3:
pcie@3600000 {
compatible = "fsl,lx2160a-pcie";
compatible = "fsl,lx2160a-pcie";
reg = <0x00 0x03600000 0x0 0x80000 /* PAB registers */
reg = <0x00 0x03600000 0x0 0x80000 /* PAB registers */
0x00 0x03680000 0x0 0x40000 /* LUT registers */
0x00 0x03680000 0x0 0x40000 /* LUT registers */
...
@@ -371,7 +371,7 @@
...
@@ -371,7 +371,7 @@
0x82000000 0x0 0x40000000 0x90 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
0x82000000 0x0 0x40000000 0x90 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
};
};
pcie@3700000 {
pcie4:
pcie@3700000 {
compatible = "fsl,lx2160a-pcie";
compatible = "fsl,lx2160a-pcie";
reg = <0x00 0x03700000 0x0 0x80000 /* PAB registers */
reg = <0x00 0x03700000 0x0 0x80000 /* PAB registers */
0x00 0x03780000 0x0 0x40000 /* LUT registers */
0x00 0x03780000 0x0 0x40000 /* LUT registers */
...
@@ -386,7 +386,7 @@
...
@@ -386,7 +386,7 @@
0x82000000 0x0 0x40000000 0x98 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
0x82000000 0x0 0x40000000 0x98 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
};
};
pcie@3800000 {
pcie5:
pcie@3800000 {
compatible = "fsl,lx2160a-pcie";
compatible = "fsl,lx2160a-pcie";
reg = <0x00 0x03800000 0x0 0x80000 /* PAB registers */
reg = <0x00 0x03800000 0x0 0x80000 /* PAB registers */
0x00 0x03880000 0x0 0x40000 /* LUT registers */
0x00 0x03880000 0x0 0x40000 /* LUT registers */
...
@@ -401,7 +401,7 @@
...
@@ -401,7 +401,7 @@
0x82000000 0x0 0x40000000 0xa0 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
0x82000000 0x0 0x40000000 0xa0 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
};
};
pcie@3900000 {
pcie6:
pcie@3900000 {
compatible = "fsl,lx2160a-pcie";
compatible = "fsl,lx2160a-pcie";
reg = <0x00 0x03900000 0x0 0x80000 /* PAB registers */
reg = <0x00 0x03900000 0x0 0x80000 /* PAB registers */
0x00 0x03980000 0x0 0x40000 /* LUT registers */
0x00 0x03980000 0x0 0x40000 /* LUT registers */
...
...
arch/arm/dts/fsl-lx2162a-qds-17-x.dts
0 → 100644
View file @
c4fddedc
//
SPDX
-
License
-
Identifier
:
GPL
-
2.0
+
OR
X11
/*
*
NXP
LX2162AQDS
device
tree
source
for
SERDES
protocol
17.
x
*
*
Copyright
2020
NXP
*
*/
/
dts
-
v1
/;
#
include
"fsl-lx2162a-qds-sd1-17.dtsi"
/
{
model
=
"NXP Layerscape LX2160AQDS Board (DTS 17.x)"
;
compatible
=
"fsl,lx2162aqds"
,
"fsl,lx2160a"
;
};
arch/arm/dts/fsl-lx2162a-qds-18-x.dts
0 → 100644
View file @
c4fddedc
//
SPDX
-
License
-
Identifier
:
GPL
-
2.0
+
OR
X11
/*
*
NXP
LX2162AQDS
device
tree
source
for
SERDES
protocol
18.
x
*
*
Copyright
2020
NXP
*
*/
/
dts
-
v1
/;
#
include
"fsl-lx2162a-qds-sd1-18.dtsi"
/
{
model
=
"NXP Layerscape LX2160AQDS Board (DTS 18.x)"
;
compatible
=
"fsl,lx2162aqds"
,
"fsl,lx2160a"
;
};
arch/arm/dts/fsl-lx2162a-qds-20-x.dts
0 → 100644
View file @
c4fddedc
//
SPDX
-
License
-
Identifier
:
GPL
-
2.0
+
OR
X11
/*
*
NXP
LX2162AQDS
device
tree
source
for
SERDES
protocol
20.
x
*
*
Copyright
2020
NXP
*
*/
/
dts
-
v1
/;
#
include
"fsl-lx2162a-qds-sd1-20.dtsi"
/
{
model
=
"NXP Layerscape LX2160AQDS Board (DTS 20.x)"
;
compatible
=
"fsl,lx2162aqds"
,
"fsl,lx2160a"
;
};
arch/arm/dts/fsl-lx2162a-qds-sd1-17.dtsi
0 → 100644
View file @
c4fddedc
// SPDX-License-Identifier: GPL-2.0+ OR X11
/*
* NXP LX2162AQDS device tree source for the SERDES block #1 - protocol 17
*
* Some assumptions are made:
* * mezzanine card M8 is connected to IO SLOT1 (25g-aui for DPMAC 3,4,5,6)
*
* Copyright 2020 NXP
*
*/
#include "fsl-lx2160a-qds.dtsi"
&dpmac3 {
status = "okay";
phy-handle = <&inphi_phy0>;
phy-connection-type = "25g-aui";
};
&dpmac4 {
status = "okay";
phy-handle = <&inphi_phy1>;
phy-connection-type = "25g-aui";
};
&dpmac5 {
status = "okay";
phy-handle = <&inphi_phy2>;
phy-connection-type = "25g-aui";
};
&dpmac6 {
status = "okay";
phy-handle = <&inphi_phy3>;
phy-connection-type = "25g-aui";
};
&emdio1_slot1 {
inphi_phy0: ethernet-phy@0 {
compatible = "ethernet-phy-id0210.7440";
reg = <0x0>;
};
inphi_phy1: ethernet-phy@1 {
compatible = "ethernet-phy-id0210.7440";
reg = <0x1>;
};
inphi_phy2: ethernet-phy@2 {
compatible = "ethernet-phy-id0210.7440";
reg = <0x2>;
};
inphi_phy3: ethernet-phy@3 {
compatible = "ethernet-phy-id0210.7440";
reg = <0x3>;
};
};
arch/arm/dts/fsl-lx2162a-qds-sd1-18.dtsi
0 → 100644
View file @
c4fddedc
// SPDX-License-Identifier: GPL-2.0+ OR X11
/*
* NXP LX2162AQDS device tree source for the SERDES block #1 - protocol 18
*
* Some assumptions are made:
* * mezzanine card M11 is connected to IO SLOT1 (usxgmii for DPMAC 3,4)
* * mezzanine card M13/M8 is connected to IO SLOT6 (25g-aui for DPMAC 5,6)
*
* Copyright 2020 NXP
*
*/
#include "fsl-lx2160a-qds.dtsi"
&dpmac3 {
status = "okay";
phy-handle = <&aquantia_phy1>;
phy-connection-type = "usxgmii";
};
&dpmac4 {
status = "okay";
phy-handle = <&aquantia_phy2>;
phy-connection-type = "usxgmii";
};
&dpmac5 {
status = "okay";
phy-handle = <&inphi_phy0>;
phy-connection-type = "25g-aui";
};
&dpmac6 {
status = "okay";
phy-handle = <&inphi_phy1>;
phy-connection-type = "25g-aui";
};
&emdio1_slot1 {
aquantia_phy1: ethernet-phy@4 {
compatible = "ethernet-phy-ieee802.3-c45";
reg = <0x0>;
};
aquantia_phy2: ethernet-phy@5 {
compatible = "ethernet-phy-ieee802.3-c45";
reg = <0x1>;
};
};
&emdio1_slot6 {
inphi_phy0: ethernet-phy@0 {
compatible = "ethernet-phy-id0210.7440";
reg = <0x0>;
};
inphi_phy1: ethernet-phy@1 {
compatible = "ethernet-phy-id0210.7440";
reg = <0x1>;
};
};
arch/arm/dts/fsl-lx2162a-qds-sd1-20.dtsi
0 → 100644
View file @
c4fddedc
// SPDX-License-Identifier: GPL-2.0+ OR X11
/*
* NXP LX2162AQDS device tree source for the SERDES block #1 - protocol 20
*
* Some assumptions are made:
* * Mezzanine card M8 is connected to IO SLOT1
* (xlaui4 for DPMAC 1)
*
* Copyright 2020 NXP
*
*/
#include "fsl-lx2160a-qds.dtsi"
&dpmac1 {
status = "okay";
phy-handle = <&cortina_phy1_0>;
phy-connection-type = "xlaui4";
};
&emdio1_slot1 {
cortina_phy1_0: ethernet-phy@0 {
compatible = "ethernet-phy-ieee802.3-c45";
reg = <0x0>;
};
};
arch/arm/dts/fsl-lx2162a-qds.dts
0 → 100644
View file @
c4fddedc
//
SPDX
-
License
-
Identifier
:
GPL
-
2.0
+
OR
X11
/*
*
NXP
LX2162AQDS
device
tree
source
*
*
Copyright
2020
NXP
*
*/
/
dts
-
v1
/;
#
include
"fsl-lx2160a-qds.dtsi"
/
{
model
=
"NXP Layerscape LX2162AQDS Board"
;
compatible
=
"fsl,lx2162aqds"
,
"fsl,lx2160a"
;
aliases
{
pcie
@
3500000
{
status
=
"disabled"
;
};
pcie
@
3800000
{
status
=
"disabled"
;
};
pcie
@
3900000
{
status
=
"disabled"
;
};
};
};
&
usb1
{
status
=
"disabled"
;
};
arch/arm/dts/imx53-ppd-uboot.dtsi
View file @
c4fddedc
...
@@ -28,7 +28,7 @@
...
@@ -28,7 +28,7 @@
#size-cells = <1>;
#size-cells = <1>;
vpd@0 {
vpd@0 {
reg = <0
1022
>;
reg = <0
800
>;
};
};
bootcount: bootcount@1022 {
bootcount: bootcount@1022 {
...
...
arch/arm/dts/imx6dl-aristainetos2_4-u-boot.dtsi
deleted
100644 → 0
View file @
f36603c7
// SPDX-License-Identifier: GPL-2.0
/*
* Copyright (C) 2019 Heiko Schocher <hs@denx.de>
*/
#include <imx6qdl-aristainetos2-u-boot.dtsi>
&lcd_panel {
pinctrl-names = "default";
pinctrl-0 = <&pinctrl_ipu_disp>;
enable-gpios = <&gpio6 15 GPIO_ACTIVE_HIGH>;
backlight = <&backlight>;
};
arch/arm/dts/imx6dl-aristainetos2_4.dts
deleted
100644 → 0
View file @
f36603c7
//
SPDX
-
License
-
Identifier
:
(
GPL
-
2.0
)
/*
*
support
for
the
imx6
based
aristainetos2
board
*
parts
for
4.3
inch
LG
display
on
spi1
port0
*
*
Copyright
(
C
)
2019
Heiko
Schocher
<
hs
@
denx
.
de
>
*
Copyright
(
C
)
2015
Heiko
Schocher
<
hs
@
denx
.
de
>
*
*/
/
dts
-
v1
/;
#
include
"imx6dl-aristainetos2_4.dtsi"
#
include
"imx6qdl-aristainetos2.dtsi"
/
{
model
=
"aristainetos2 i.MX6 Dual Lite Board 4"
;
compatible
=
"fsl,imx6dl"
;
};
&
ecspi1
{
lcd_panel
:
display
@
0
{
compatible
=
"lg,lg4573"
;
spi
-
max
-
frequency
=
<
10000000
>;
reg
=
<
0
>;
power
-
on
-
delay
=
<
10
>;
display
-
timings
{
480
x800p57
{
native
-
mode
;
clock
-
frequency
=
<
27000027
>;
hactive
=
<
480
>;
vactive
=
<
800
>;
hfront
-
porch
=
<
10
>;
hback
-
porch
=
<
59
>;
hsync
-
len
=
<
10
>;
vback
-
porch
=
<
15
>;
vfront
-
porch
=
<
15
>;
vsync
-
len
=
<
15
>;
hsync
-
active
=
<
1
>;
vsync
-
active
=
<
1
>;
};
};
port
{
panel_in
:
endpoint
{
remote
-
endpoint
=
<&
display_out
>;
};
};
};
};
arch/arm/dts/imx6dl-aristainetos2_4.dtsi
deleted
100644 → 0
View file @
f36603c7
// SPDX-License-Identifier: (GPL-2.0)
/*
* support for the imx6 based aristainetos2 board
* parts for 4.3 inch LG display on the parallel port and atmel maxtouch
*
* Copyright (C) 2019 Heiko Schocher <hs@denx.de>
* Copyright (C) 2015 Heiko Schocher <hs@denx.de>
*
*/
/dts-v1/;
#include "imx6dl.dtsi"
/ {
display0: disp0 {
#address-cells = <1>;
#size-cells = <0>;
compatible = "fsl,imx-parallel-display";
interface-pix-fmt = "rgb24";
pinctrl-names = "default";
pinctrl-0 = <&pinctrl_ipu_disp>;
port@0 {
reg = <0>;
display0_in: endpoint {
remote-endpoint = <&ipu1_di0_disp0>;
};
};
port@1 {
reg = <1>;
display_out: endpoint {
remote-endpoint = <&panel_in>;
};
};
};
};
&i2c3 {
touch: touch@4b {
compatible = "atmel,maxtouch";
reg = <0x4b>;
interrupt-parent = <&gpio2>;
interrupts = <9 8>;
};
};
&ipu1_di0_disp0 {
remote-endpoint = <&display0_in>;
};
&iomuxc {
pinctrl_ipu_disp: ipudisp1grp {
fsl,pins = <
MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x31
MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0xE1
MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0xE1
MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0xE1
MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0xE1
MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0xE1
MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0xE1
MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0xE1
MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0xE1
MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0xE1
MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0xE1
MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0xE1
MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0xE1
MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0xE1
MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0xE1
MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0xE1
MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0xe1
MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0xE1
MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0xE1
MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0xE1
MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0xE1
MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0xE1
MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0xE1
MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0xE1
MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0xE1
MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0xE1
>;
};
};
arch/arm/dts/imx6dl-aristainetos2_7-u-boot.dtsi
deleted
100644 → 0
View file @
f36603c7
// SPDX-License-Identifier: GPL-2.0
/*
* Copyright (C) 2019 Heiko Schocher <hs@denx.de>
*/
#include <imx6qdl-aristainetos2-u-boot.dtsi>
/ {
vdd_panel_reg: regulator-panel {
compatible = "regulator-fixed";
regulator-name = "panel_regulator";
regulator-min-microvolt = <3300000>;
regulator-max-microvolt = <3300000>;
regulator-always-on;
};
};
&panel0 {
power-supply = <&vdd_panel_reg>;
};
arch/arm/dts/imx6dl-aristainetos2_7.dtsi
View file @
c4fddedc
// SPDX-License-Identifier: (GPL-2.0)
// SPDX-License-Identifier: (GPL-2.0)
/*
/*
* support for the imx6 based aristainetos2 board
* support for the imx6 based aristainetos2 board
* parts for 7 inch LG display connected to the LVDS port
and atmel maxtouch
* parts for 7 inch LG display connected to the LVDS port
*
*
* Copyright (C) 2019 Heiko Schocher <hs@denx.de>
* Copyright (C) 2019 Heiko Schocher <hs@denx.de>
* Copyright (C) 2015 Heiko Schocher <hs@denx.de>
* Copyright (C) 2015 Heiko Schocher <hs@denx.de>
...
@@ -26,15 +26,6 @@
...
@@ -26,15 +26,6 @@
};
};
};
};
&i2c3 {
touch: touch@4d {
compatible = "atmel,maxtouch";
reg = <0x4d>;
interrupt-parent = <&gpio2>;
interrupts = <9 8>;
};
};
&ldb {
&ldb {
status = "okay";
status = "okay";
...
...
arch/arm/dts/imx6dl-aristainetos2b_4-u-boot.dtsi
deleted
100644 → 0
View file @
f36603c7
// SPDX-License-Identifier: GPL-2.0+ or X11
/*
* Copyright (C) 2019 Heiko Schocher <hs@denx.de>
*/
#include <imx6qdl-aristainetos2b-u-boot.dtsi>
&lcd_panel {
pinctrl-names = "default";
pinctrl-0 = <&pinctrl_ipu_disp>;
enable-gpios = <&gpio6 15 GPIO_ACTIVE_HIGH>;
backlight = <&backlight>;
};
arch/arm/dts/imx6dl-aristainetos2b_4.dts
deleted
100644 → 0
View file @
f36603c7
//
SPDX
-
License
-
Identifier
:
(
GPL
-
2.0
)
/*
*
support
for
the
imx6
based
aristainetos2b
board
*
parts
for
4.3
inch
LG
display
on
spi1
port1
*
*
Copyright
(
C
)
2019
Heiko
Schocher
<
hs
@
denx
.
de
>
*
*/
/
dts
-
v1
/;
#
include
"imx6dl-aristainetos2_4.dtsi"
#
include
"imx6qdl-aristainetos2b.dtsi"
/
{
model
=
"aristainetos2b i.MX6 Dual Lite Board 4"
;
compatible
=
"fsl,imx6dl"
;
};
&
ecspi1
{
lcd_panel
:
display
@
0
{
compatible
=
"lg,lg4573"
;
spi
-
max
-
frequency
=
<
10000000
>;
reg
=
<
1
>;
power
-
on
-
delay
=
<
10
>;
display
-
timings
{
480
x800p57
{
native
-
mode
;
clock
-
frequency
=
<
27000027
>;
hactive
=
<
480
>;
vactive
=
<
800
>;
hfront
-
porch
=
<
10
>;
hback
-
porch
=
<
59
>;
hsync
-
len
=
<
10
>;
vback
-
porch
=
<
15
>;
vfront
-
porch
=
<
15
>;
vsync
-
len
=
<
15
>;
hsync
-
active
=
<
1
>;
vsync
-
active
=
<
1
>;
};
};
port
{
panel_in
:
endpoint
{
remote
-
endpoint
=
<&
display_out
>;
};
};
};
};
arch/arm/dts/imx6dl-aristainetos2b_7-u-boot.dtsi
deleted
100644 → 0
View file @
f36603c7
// SPDX-License-Identifier: GPL-2.0+ or X11
/*
* Copyright (C) 2019 Heiko Schocher <hs@denx.de>
*/
#include <imx6qdl-aristainetos2b-u-boot.dtsi>
/ {
vdd_panel_reg: regulator-panel {
compatible = "regulator-fixed";
regulator-name = "panel_regulator";
regulator-min-microvolt = <3300000>;
regulator-max-microvolt = <3300000>;
regulator-always-on;
};
};
&panel0 {
power-supply = <&vdd_panel_reg>;
};
Prev
1
2
3
4
5
6
7
…
43
Next